diff mbox series

[11/24] hexagon: spelling fixes

Message ID 20230823065335.1919380-10-mjt@tls.msk.ru
State New
Headers show
Series tree-wide spelling fixes | expand

Commit Message

Michael Tokarev Aug. 23, 2023, 6:53 a.m. UTC
Signed-off-by: Michael Tokarev <mjt@tls.msk.ru>
---
 target/hexagon/README                       |  2 +-
 target/hexagon/fma_emu.c                    |  2 +-
 target/hexagon/idef-parser/README.rst       |  2 +-
 target/hexagon/idef-parser/idef-parser.h    |  2 +-
 target/hexagon/idef-parser/parser-helpers.c |  6 +++---
 target/hexagon/imported/alu.idef            |  8 ++++----
 target/hexagon/imported/macros.def          |  2 +-
 target/hexagon/imported/mmvec/ext.idef      | 10 +++++-----
 tests/tcg/hexagon/fpstuff.c                 |  2 +-
 tests/tcg/hexagon/test_clobber.S            |  2 +-
 10 files changed, 19 insertions(+), 19 deletions(-)

Comments

Brian Cain Aug. 23, 2023, 3:36 p.m. UTC | #1
> -----Original Message-----
> From: qemu-devel-bounces+bcain=quicinc.com@nongnu.org <qemu-devel-
> bounces+bcain=quicinc.com@nongnu.org> On Behalf Of Michael Tokarev
> Sent: Wednesday, August 23, 2023 1:53 AM
> To: qemu-devel@nongnu.org
> Cc: Michael Tokarev <mjt@tls.msk.ru>
> Subject: [PATCH 11/24] hexagon: spelling fixes
> 
> WARNING: This email originated from outside of Qualcomm. Please be wary of
> any links or attachments, and do not enable macros.
> 
> Signed-off-by: Michael Tokarev <mjt@tls.msk.ru>
> ---
>  target/hexagon/README                       |  2 +-
>  target/hexagon/fma_emu.c                    |  2 +-
>  target/hexagon/idef-parser/README.rst       |  2 +-
>  target/hexagon/idef-parser/idef-parser.h    |  2 +-
>  target/hexagon/idef-parser/parser-helpers.c |  6 +++---
>  target/hexagon/imported/alu.idef            |  8 ++++----
>  target/hexagon/imported/macros.def          |  2 +-
>  target/hexagon/imported/mmvec/ext.idef      | 10 +++++-----
>  tests/tcg/hexagon/fpstuff.c                 |  2 +-
>  tests/tcg/hexagon/test_clobber.S            |  2 +-
>  10 files changed, 19 insertions(+), 19 deletions(-)
> 
> diff --git a/target/hexagon/README b/target/hexagon/README
> index 43811178e9..e757bcb64a 100644
> --- a/target/hexagon/README
> +++ b/target/hexagon/README
> @@ -240,5 +240,5 @@ helper_funcs_generated.c.inc.  There are also several
> helpers used for debugging
>  VLIW packet semantics differ from serial semantics in that all input operands
>  are read, then the operations are performed, then all the results are written.
> -For exmaple, this packet performs a swap of registers r0 and r1
> +For example, this packet performs a swap of registers r0 and r1
>      { r0 = r1; r1 = r0 }
>  Note that the result is different if the instructions are executed serially.
> diff --git a/target/hexagon/fma_emu.c b/target/hexagon/fma_emu.c
> index d3b45d494f..05a56d8c10 100644
> --- a/target/hexagon/fma_emu.c
> +++ b/target/hexagon/fma_emu.c
> @@ -416,5 +416,5 @@ static SUFFIX accum_round_##SUFFIX(Accum a,
> float_status * fp_status) \
>       * Theoretically, we only need to shift a maximum of one to the left if we \
>       * shifted out lots of bits from B, or if we had no shift / 1 shift sticky \
> -     * shoudl be 0  \
> +     * should be 0  \
>       */ \
>      while ((int128_getlo(a.mant) & (1ULL << MANTBITS)) == 0) { \
> diff --git a/target/hexagon/idef-parser/README.rst b/target/hexagon/idef-
> parser/README.rst
> index debeddfde5..d0aa34309b 100644
> --- a/target/hexagon/idef-parser/README.rst
> +++ b/target/hexagon/idef-parser/README.rst
> @@ -441,5 +441,5 @@ interested part of the grammar.
>  Run-time errors can be divided between lexing and parsing errors, lexing errors
>  are hard to detect, since the ``var`` token will catch everything which is not
> -catched by other tokens, but easy to fix, because most of the time a simple
> +caught by other tokens, but easy to fix, because most of the time a simple
>  regex editing will be enough.
> 
> diff --git a/target/hexagon/idef-parser/idef-parser.h b/target/hexagon/idef-
> parser/idef-parser.h
> index d23e71f13b..3faa1deecd 100644
> --- a/target/hexagon/idef-parser/idef-parser.h
> +++ b/target/hexagon/idef-parser/idef-parser.h
> @@ -74,5 +74,5 @@ typedef struct HexTmp {
> 
>  /**
> - * Enum of the possible immediated, an immediate is a value which is known
> + * Enum of the possible immediate, an immediate is a value which is known
>   * at tinycode generation time, e.g. an integer value, not a TCGv
>   */
> diff --git a/target/hexagon/idef-parser/parser-helpers.c b/target/hexagon/idef-
> parser/parser-helpers.c
> index 7b5ebafec2..ec43343801 100644
> --- a/target/hexagon/idef-parser/parser-helpers.c
> +++ b/target/hexagon/idef-parser/parser-helpers.c
> @@ -460,5 +460,5 @@ static bool try_find_variable(Context *c, YYLTYPE
> *locp,
>  }
> 
> -/* Calls `try_find_variable` and asserts succcess. */
> +/* Calls `try_find_variable` and asserts success. */
>  static void find_variable(Context *c, YYLTYPE *locp,
>                            HexValue *dst,
> @@ -550,5 +550,5 @@ HexValue gen_bin_cmp(Context *c,
>          break;
>      default:
> -        fprintf(stderr, "Error in evalutating immediateness!");
> +        fprintf(stderr, "Error in evaluating immediateness!");
>          abort();
>      }
> @@ -1165,5 +1165,5 @@ void gen_rdeposit_op(Context *c,
>      /*
>       * Otherwise if the width is not known, we fallback on reimplementing
> -     * desposit in TCG.
> +     * deposit in TCG.
>       */
>      HexValue begin_m = *begin;
> diff --git a/target/hexagon/imported/alu.idef
> b/target/hexagon/imported/alu.idef
> index 58477ae40a..12d2aac5d4 100644
> --- a/target/hexagon/imported/alu.idef
> +++ b/target/hexagon/imported/alu.idef
> @@ -293,14 +293,14 @@
> Q6INSN(A4_combineii,"Rdd32=combine(#s8,#U6)",ATTRIBS(),"Set two small
> immediates
> 
>  Q6INSN(A2_combine_hh,"Rd32=combine(Rt.H32,Rs.H32)",ATTRIBS(),
> -"Combine two halfs into a register", {RdV = (fGETUHALF(1,RtV)<<16) |
> fGETUHALF(1,RsV);})
> +"Combine two halves into a register", {RdV = (fGETUHALF(1,RtV)<<16) |
> fGETUHALF(1,RsV);})
> 
>  Q6INSN(A2_combine_hl,"Rd32=combine(Rt.H32,Rs.L32)",ATTRIBS(),
> -"Combine two halfs into a register", {RdV = (fGETUHALF(1,RtV)<<16) |
> fGETUHALF(0,RsV);})
> +"Combine two halves into a register", {RdV = (fGETUHALF(1,RtV)<<16) |
> fGETUHALF(0,RsV);})
> 
>  Q6INSN(A2_combine_lh,"Rd32=combine(Rt.L32,Rs.H32)",ATTRIBS(),
> -"Combine two halfs into a register", {RdV = (fGETUHALF(0,RtV)<<16) |
> fGETUHALF(1,RsV);})
> +"Combine two halves into a register", {RdV = (fGETUHALF(0,RtV)<<16) |
> fGETUHALF(1,RsV);})
> 
>  Q6INSN(A2_combine_ll,"Rd32=combine(Rt.L32,Rs.L32)",ATTRIBS(),
> -"Combine two halfs into a register", {RdV = (fGETUHALF(0,RtV)<<16) |
> fGETUHALF(0,RsV);})
> +"Combine two halves into a register", {RdV = (fGETUHALF(0,RtV)<<16) |
> fGETUHALF(0,RsV);})
> 
>  Q6INSN(A2_tfril,"Rx.L32=#u16",ATTRIBS(),
> diff --git a/target/hexagon/imported/macros.def
> b/target/hexagon/imported/macros.def
> index e23f91562e..4bbcfdd5e1 100755
> --- a/target/hexagon/imported/macros.def
> +++ b/target/hexagon/imported/macros.def
> @@ -903,5 +903,5 @@ DEF_MACRO(
> 
>  DEF_MACRO(
> -    fEA_GPI, /* Calculate EA with Global Poitner + Immediate */
> +    fEA_GPI, /* Calculate EA with Global Pointer + Immediate */
>      do { EA=fREAD_GP()+IMM; fGP_DOCHKPAGECROSS(fREAD_GP(),EA); } while
> (0),
>      ()
> diff --git a/target/hexagon/imported/mmvec/ext.idef
> b/target/hexagon/imported/mmvec/ext.idef
> index ead32c243b..98daabfb07 100644
> --- a/target/hexagon/imported/mmvec/ext.idef
> +++ b/target/hexagon/imported/mmvec/ext.idef
> @@ -18,5 +18,5 @@
> 
> /******************************************************************
> ************
>   *
> - *     HOYA: MULTI MEDIA INSTRUCITONS
> + *     HOYA: MULTI MEDIA INSTRUCTIONS
>   *
> 
> *******************************************************************
> ***********/
> @@ -296,5 +296,5 @@ MMVEC_COND_EACH_EA(vS32Ub,"Unaligned Vector
> Store",ATTRIBS(ATTR_VMEMU,A_STORE,A_
>  MMVEC_EACH_EA(vS32b_new,"Aligned Vector Store
> New",ATTRIBS(ATTR_VMEM,A_STORE,A_CVI_NEW,A_DOTNEWVALUE,A_RESTR
> ICT_SLOT0ONLY),,"vmem","=Os8.new",fSTOREMMV(EA,fNEWVREG(OsN)))
> 
> -// V65 store relase, zero byte store
> +// V65 store release, zero byte store
>  MMVEC_EACH_EA(vS32b_srls,"Aligned Vector Scatter
> Release",ATTRIBS(ATTR_VMEM,A_STORE,A_CVI_SCATTER_RELEASE,A_CVI_NE
> W,A_RESTRICT_SLOT0ONLY),,"vmem",":scatter_release",fSTORERELEASE(EA,0))
> 
> @@ -2046,9 +2046,9 @@ VxV.uw[0] = RtV;)
> 
> 
> -ITERATOR_INSN_MPY_SLOT_LATE(32,lvsplatw, "Vd32=vsplat(Rt32)",
> "Replicates scalar accross words in vector", VdV.uw[i] = RtV)
> +ITERATOR_INSN_MPY_SLOT_LATE(32,lvsplatw, "Vd32=vsplat(Rt32)",
> "Replicates scalar across words in vector", VdV.uw[i] = RtV)
> 
> -ITERATOR_INSN_MPY_SLOT_LATE(16,lvsplath, "Vd32.h=vsplat(Rt32)",
> "Replicates scalar accross halves in vector", VdV.uh[i] = RtV)
> +ITERATOR_INSN_MPY_SLOT_LATE(16,lvsplath, "Vd32.h=vsplat(Rt32)",
> "Replicates scalar across halves in vector", VdV.uh[i] = RtV)
> 
> -ITERATOR_INSN_MPY_SLOT_LATE(8,lvsplatb, "Vd32.b=vsplat(Rt32)",
> "Replicates scalar accross bytes in vector", VdV.ub[i] = RtV)
> +ITERATOR_INSN_MPY_SLOT_LATE(8,lvsplatb, "Vd32.b=vsplat(Rt32)",
> "Replicates scalar across bytes in vector", VdV.ub[i] = RtV)
> 
> 
> diff --git a/tests/tcg/hexagon/fpstuff.c b/tests/tcg/hexagon/fpstuff.c
> index 344b9f7772..6aadaccabd 100644
> --- a/tests/tcg/hexagon/fpstuff.c
> +++ b/tests/tcg/hexagon/fpstuff.c
> @@ -53,5 +53,5 @@ static void check_compare_exception(void)
>      uint32_t usr;
> 
> -    /* Check that FP compares are quiet (don't raise any execptions) */
> +    /* Check that FP compares are quiet (don't raise any exceptions) */
>      asm (CLEAR_FPSTATUS
>           "p0 = sfcmp.eq(%2, %3)\n\t"
> diff --git a/tests/tcg/hexagon/test_clobber.S
> b/tests/tcg/hexagon/test_clobber.S
> index a7aeb2b60c..10046c30d2 100644
> --- a/tests/tcg/hexagon/test_clobber.S
> +++ b/tests/tcg/hexagon/test_clobber.S
> @@ -1,4 +1,4 @@
>  /*
> - * Purpose: demonstrate the succesful operation of the register save
> mechanism,
> + * Purpose: demonstrate the successful operation of the register save
> mechanism,
>   * in which the caller saves the registers that will be clobbered, and restores
>   * them after the call.
> --
> 2.39.2
> 

Reviewed-by: Brian Cain <bcain@quicinc.com>
diff mbox series

Patch

diff --git a/target/hexagon/README b/target/hexagon/README
index 43811178e9..e757bcb64a 100644
--- a/target/hexagon/README
+++ b/target/hexagon/README
@@ -240,5 +240,5 @@  helper_funcs_generated.c.inc.  There are also several helpers used for debugging
 VLIW packet semantics differ from serial semantics in that all input operands
 are read, then the operations are performed, then all the results are written.
-For exmaple, this packet performs a swap of registers r0 and r1
+For example, this packet performs a swap of registers r0 and r1
     { r0 = r1; r1 = r0 }
 Note that the result is different if the instructions are executed serially.
diff --git a/target/hexagon/fma_emu.c b/target/hexagon/fma_emu.c
index d3b45d494f..05a56d8c10 100644
--- a/target/hexagon/fma_emu.c
+++ b/target/hexagon/fma_emu.c
@@ -416,5 +416,5 @@  static SUFFIX accum_round_##SUFFIX(Accum a, float_status * fp_status) \
      * Theoretically, we only need to shift a maximum of one to the left if we \
      * shifted out lots of bits from B, or if we had no shift / 1 shift sticky \
-     * shoudl be 0  \
+     * should be 0  \
      */ \
     while ((int128_getlo(a.mant) & (1ULL << MANTBITS)) == 0) { \
diff --git a/target/hexagon/idef-parser/README.rst b/target/hexagon/idef-parser/README.rst
index debeddfde5..d0aa34309b 100644
--- a/target/hexagon/idef-parser/README.rst
+++ b/target/hexagon/idef-parser/README.rst
@@ -441,5 +441,5 @@  interested part of the grammar.
 Run-time errors can be divided between lexing and parsing errors, lexing errors
 are hard to detect, since the ``var`` token will catch everything which is not
-catched by other tokens, but easy to fix, because most of the time a simple
+caught by other tokens, but easy to fix, because most of the time a simple
 regex editing will be enough.
 
diff --git a/target/hexagon/idef-parser/idef-parser.h b/target/hexagon/idef-parser/idef-parser.h
index d23e71f13b..3faa1deecd 100644
--- a/target/hexagon/idef-parser/idef-parser.h
+++ b/target/hexagon/idef-parser/idef-parser.h
@@ -74,5 +74,5 @@  typedef struct HexTmp {
 
 /**
- * Enum of the possible immediated, an immediate is a value which is known
+ * Enum of the possible immediate, an immediate is a value which is known
  * at tinycode generation time, e.g. an integer value, not a TCGv
  */
diff --git a/target/hexagon/idef-parser/parser-helpers.c b/target/hexagon/idef-parser/parser-helpers.c
index 7b5ebafec2..ec43343801 100644
--- a/target/hexagon/idef-parser/parser-helpers.c
+++ b/target/hexagon/idef-parser/parser-helpers.c
@@ -460,5 +460,5 @@  static bool try_find_variable(Context *c, YYLTYPE *locp,
 }
 
-/* Calls `try_find_variable` and asserts succcess. */
+/* Calls `try_find_variable` and asserts success. */
 static void find_variable(Context *c, YYLTYPE *locp,
                           HexValue *dst,
@@ -550,5 +550,5 @@  HexValue gen_bin_cmp(Context *c,
         break;
     default:
-        fprintf(stderr, "Error in evalutating immediateness!");
+        fprintf(stderr, "Error in evaluating immediateness!");
         abort();
     }
@@ -1165,5 +1165,5 @@  void gen_rdeposit_op(Context *c,
     /*
      * Otherwise if the width is not known, we fallback on reimplementing
-     * desposit in TCG.
+     * deposit in TCG.
      */
     HexValue begin_m = *begin;
diff --git a/target/hexagon/imported/alu.idef b/target/hexagon/imported/alu.idef
index 58477ae40a..12d2aac5d4 100644
--- a/target/hexagon/imported/alu.idef
+++ b/target/hexagon/imported/alu.idef
@@ -293,14 +293,14 @@  Q6INSN(A4_combineii,"Rdd32=combine(#s8,#U6)",ATTRIBS(),"Set two small immediates
 
 Q6INSN(A2_combine_hh,"Rd32=combine(Rt.H32,Rs.H32)",ATTRIBS(),
-"Combine two halfs into a register", {RdV = (fGETUHALF(1,RtV)<<16) | fGETUHALF(1,RsV);})
+"Combine two halves into a register", {RdV = (fGETUHALF(1,RtV)<<16) | fGETUHALF(1,RsV);})
 
 Q6INSN(A2_combine_hl,"Rd32=combine(Rt.H32,Rs.L32)",ATTRIBS(),
-"Combine two halfs into a register", {RdV = (fGETUHALF(1,RtV)<<16) | fGETUHALF(0,RsV);})
+"Combine two halves into a register", {RdV = (fGETUHALF(1,RtV)<<16) | fGETUHALF(0,RsV);})
 
 Q6INSN(A2_combine_lh,"Rd32=combine(Rt.L32,Rs.H32)",ATTRIBS(),
-"Combine two halfs into a register", {RdV = (fGETUHALF(0,RtV)<<16) | fGETUHALF(1,RsV);})
+"Combine two halves into a register", {RdV = (fGETUHALF(0,RtV)<<16) | fGETUHALF(1,RsV);})
 
 Q6INSN(A2_combine_ll,"Rd32=combine(Rt.L32,Rs.L32)",ATTRIBS(),
-"Combine two halfs into a register", {RdV = (fGETUHALF(0,RtV)<<16) | fGETUHALF(0,RsV);})
+"Combine two halves into a register", {RdV = (fGETUHALF(0,RtV)<<16) | fGETUHALF(0,RsV);})
 
 Q6INSN(A2_tfril,"Rx.L32=#u16",ATTRIBS(),
diff --git a/target/hexagon/imported/macros.def b/target/hexagon/imported/macros.def
index e23f91562e..4bbcfdd5e1 100755
--- a/target/hexagon/imported/macros.def
+++ b/target/hexagon/imported/macros.def
@@ -903,5 +903,5 @@  DEF_MACRO(
 
 DEF_MACRO(
-    fEA_GPI, /* Calculate EA with Global Poitner + Immediate */
+    fEA_GPI, /* Calculate EA with Global Pointer + Immediate */
     do { EA=fREAD_GP()+IMM; fGP_DOCHKPAGECROSS(fREAD_GP(),EA); } while (0),
     ()
diff --git a/target/hexagon/imported/mmvec/ext.idef b/target/hexagon/imported/mmvec/ext.idef
index ead32c243b..98daabfb07 100644
--- a/target/hexagon/imported/mmvec/ext.idef
+++ b/target/hexagon/imported/mmvec/ext.idef
@@ -18,5 +18,5 @@ 
 /******************************************************************************
  *
- *     HOYA: MULTI MEDIA INSTRUCITONS
+ *     HOYA: MULTI MEDIA INSTRUCTIONS
  *
  ******************************************************************************/
@@ -296,5 +296,5 @@  MMVEC_COND_EACH_EA(vS32Ub,"Unaligned Vector Store",ATTRIBS(ATTR_VMEMU,A_STORE,A_
 MMVEC_EACH_EA(vS32b_new,"Aligned Vector Store New",ATTRIBS(ATTR_VMEM,A_STORE,A_CVI_NEW,A_DOTNEWVALUE,A_RESTRICT_SLOT0ONLY),,"vmem","=Os8.new",fSTOREMMV(EA,fNEWVREG(OsN)))
 
-// V65 store relase, zero byte store
+// V65 store release, zero byte store
 MMVEC_EACH_EA(vS32b_srls,"Aligned Vector Scatter Release",ATTRIBS(ATTR_VMEM,A_STORE,A_CVI_SCATTER_RELEASE,A_CVI_NEW,A_RESTRICT_SLOT0ONLY),,"vmem",":scatter_release",fSTORERELEASE(EA,0))
 
@@ -2046,9 +2046,9 @@  VxV.uw[0] = RtV;)
 
 
-ITERATOR_INSN_MPY_SLOT_LATE(32,lvsplatw, "Vd32=vsplat(Rt32)", "Replicates scalar accross words in vector", VdV.uw[i] = RtV)
+ITERATOR_INSN_MPY_SLOT_LATE(32,lvsplatw, "Vd32=vsplat(Rt32)", "Replicates scalar across words in vector", VdV.uw[i] = RtV)
 
-ITERATOR_INSN_MPY_SLOT_LATE(16,lvsplath, "Vd32.h=vsplat(Rt32)", "Replicates scalar accross halves in vector", VdV.uh[i] = RtV)
+ITERATOR_INSN_MPY_SLOT_LATE(16,lvsplath, "Vd32.h=vsplat(Rt32)", "Replicates scalar across halves in vector", VdV.uh[i] = RtV)
 
-ITERATOR_INSN_MPY_SLOT_LATE(8,lvsplatb, "Vd32.b=vsplat(Rt32)", "Replicates scalar accross bytes in vector", VdV.ub[i] = RtV)
+ITERATOR_INSN_MPY_SLOT_LATE(8,lvsplatb, "Vd32.b=vsplat(Rt32)", "Replicates scalar across bytes in vector", VdV.ub[i] = RtV)
 
 
diff --git a/tests/tcg/hexagon/fpstuff.c b/tests/tcg/hexagon/fpstuff.c
index 344b9f7772..6aadaccabd 100644
--- a/tests/tcg/hexagon/fpstuff.c
+++ b/tests/tcg/hexagon/fpstuff.c
@@ -53,5 +53,5 @@  static void check_compare_exception(void)
     uint32_t usr;
 
-    /* Check that FP compares are quiet (don't raise any execptions) */
+    /* Check that FP compares are quiet (don't raise any exceptions) */
     asm (CLEAR_FPSTATUS
          "p0 = sfcmp.eq(%2, %3)\n\t"
diff --git a/tests/tcg/hexagon/test_clobber.S b/tests/tcg/hexagon/test_clobber.S
index a7aeb2b60c..10046c30d2 100644
--- a/tests/tcg/hexagon/test_clobber.S
+++ b/tests/tcg/hexagon/test_clobber.S
@@ -1,4 +1,4 @@ 
 /*
- * Purpose: demonstrate the succesful operation of the register save mechanism,
+ * Purpose: demonstrate the successful operation of the register save mechanism,
  * in which the caller saves the registers that will be clobbered, and restores
  * them after the call.