Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.2/patches/2224533/?format=api
{ "id": 2224533, "url": "http://patchwork.ozlabs.org/api/1.2/patches/2224533/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260417144905.178056-5-djordje.todorovic@htecgroup.com/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.2/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260417144905.178056-5-djordje.todorovic@htecgroup.com>", "list_archive_url": null, "date": "2026-04-17T14:49:13", "name": "[v8,4/7] hw/riscv: Make boot code endianness-aware at runtime", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "3c642c699e2d579ee92c3800ea04408d74348fd5", "submitter": { "id": 90738, "url": "http://patchwork.ozlabs.org/api/1.2/people/90738/?format=api", "name": "Djordje Todorovic", "email": "Djordje.Todorovic@htecgroup.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260417144905.178056-5-djordje.todorovic@htecgroup.com/mbox/", "series": [ { "id": 500355, "url": "http://patchwork.ozlabs.org/api/1.2/series/500355/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=500355", "date": "2026-04-17T14:49:12", "name": "Add RISC-V big-endian target support", "version": 8, "mbox": "http://patchwork.ozlabs.org/series/500355/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2224533/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2224533/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=htecgroup.com header.i=@htecgroup.com\n header.a=rsa-sha256 header.s=selector1 header.b=lI1SbRtf;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)", "dkim=none (message not signed)\n header.d=none;dmarc=none action=none header.from=htecgroup.com;" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fxyTJ0jQLz1yCv\n\tfor <incoming@patchwork.ozlabs.org>; Sat, 18 Apr 2026 00:49:40 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wDkVc-0004vG-DC; Fri, 17 Apr 2026 10:49:28 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <Djordje.Todorovic@htecgroup.com>)\n id 1wDkVa-0004uL-PP; Fri, 17 Apr 2026 10:49:26 -0400", "from mail-francecentralazlp170130007.outbound.protection.outlook.com\n ([2a01:111:f403:c20a::7] helo=PA4PR04CU001.outbound.protection.outlook.com)\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <Djordje.Todorovic@htecgroup.com>)\n id 1wDkVY-0007Cr-65; Fri, 17 Apr 2026 10:49:26 -0400", "from PA2PR09MB7634.eurprd09.prod.outlook.com (2603:10a6:102:412::6)\n by VI0PR09MB8150.eurprd09.prod.outlook.com (2603:10a6:800:2ad::17)\n with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9818.25; Fri, 17 Apr\n 2026 14:49:14 +0000", "from PA2PR09MB7634.eurprd09.prod.outlook.com\n ([fe80::c461:b510:b6b9:f442]) by PA2PR09MB7634.eurprd09.prod.outlook.com\n ([fe80::c461:b510:b6b9:f442%3]) with mapi id 15.20.9818.023; Fri, 17 Apr 2026\n 14:49:14 +0000" ], "ARC-Seal": "i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none;\n b=Bg/YGwb0/s+29UGUzeFy/13/fG6zr7FLQuIq9oq/P2ly+4Ch4TFKvCa8vl6TdZcs5JSaBiJep73dQ/W1bIliuQDd/VmiGw0wOI4iPJJehR5X5Y/TpK/T/mUGVc3NloOtwtptN+2JzljdJMod8fkyFUkdj7kRrjjCcI3g++qY5EfgicIkd6L0XxDLky3X0oXn/uiduPmEmPydgKrpHNPa0b0W0F8sKwuZrONfMERWMU4luDsGRWaKAzLhdrhH5VB1xRgDt83S43+iB+XPIiGxEIlEEAaaqIFg4RxBraHn7u9A1AMOykvZB8ZwhgrjTuIEkb3bVIcPVN1HoOygLrmBbw==", "ARC-Message-Signature": "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector10001;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1;\n bh=xY1YGwQHj8EamZNz+VldBgGRJe54OJY4CKUosYVdpa4=;\n b=iFB8lsMh3vFWdWLtff5HNymzFoFtCGANl9oa5aYz5zYotBnIxILhEoEOqKZ469ce7U+5i73zTMoL1OYmjFimtwCMpJ6Q4VLCy2a8UKlJwziAT0P+2tKqbG+5atriWTb2j9xaDtXpGKMTcj8GkE69zxZ8Brzv8a/R2ghQfiR8NhkTanz1k34IfM4fMNxpl+SOXol3cw+yBn2Ib6TzyNLmk9JI9v3LqHAjoXxMYC0F38CxXUhHB9jfsl8mOkxppNSc8oTestt/N3BjnwL8GHDwac6Xwi/SSArOtse/9/QPD8N6DuaUIynbj9dmSqTzBWHRhhynFaPyyklJU96uo8uNSg==", "ARC-Authentication-Results": "i=1; mx.microsoft.com 1; spf=pass\n smtp.mailfrom=htecgroup.com; dmarc=pass action=none\n header.from=htecgroup.com; dkim=pass header.d=htecgroup.com; arc=none", "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=htecgroup.com;\n s=selector1;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=xY1YGwQHj8EamZNz+VldBgGRJe54OJY4CKUosYVdpa4=;\n b=lI1SbRtfyL1v1hPmbSVqT3BvLPYodgm8hLUi3cJNxmYEoUBo64jHfRlb6af4oWpWTa+tOjRqgE5V4a9OmFglTnn/B7NP2FE69Wsoh9UUI3bmwBGweLuUG6YZzHqkYHkejYh+p0eBDIsX+O8Elpg2L5nLQfWNpOT7E1FjeF72ddNdPI9jaYOg9VFi8hd//WD+m/xq/JdbcsPGydlA/oQRF5x7MCIIX0iEUfq+tXdUqASc46Lec3iySGU9qdVvFzgWAZ5x0d+ZO3LOYD1xyEW5VMlrl0aySTkNl6/9gh8+/hHVd0+/R2fFWCE+zG2Lwe7TeZUTUlu7WUPNi1xAOs00fg==", "From": "Djordje Todorovic <Djordje.Todorovic@htecgroup.com>", "To": "\"qemu-devel@nongnu.org\" <qemu-devel@nongnu.org>", "CC": "\"qemu-riscv@nongnu.org\" <qemu-riscv@nongnu.org>, \"cfu@mips.com\"\n <cfu@mips.com>, \"mst@redhat.com\" <mst@redhat.com>,\n \"marcel.apfelbaum@gmail.com\" <marcel.apfelbaum@gmail.com>,\n \"dbarboza@ventanamicro.com\" <dbarboza@ventanamicro.com>, \"philmd@linaro.org\"\n <philmd@linaro.org>, \"alistair23@gmail.com\" <alistair23@gmail.com>,\n \"thuth@redhat.com\" <thuth@redhat.com>, Djordje Todorovic\n <Djordje.Todorovic@htecgroup.com>", "Subject": "[PATCH v8 4/7] hw/riscv: Make boot code endianness-aware at runtime", "Thread-Topic": "[PATCH v8 4/7] hw/riscv: Make boot code endianness-aware at\n runtime", "Thread-Index": "AQHcznlb7BoIn1Hi0UiJuaG7iDgy8g==", "Date": "Fri, 17 Apr 2026 14:49:13 +0000", "Message-ID": "<20260417144905.178056-5-djordje.todorovic@htecgroup.com>", "References": "<20260417144905.178056-1-djordje.todorovic@htecgroup.com>", "In-Reply-To": "<20260417144905.178056-1-djordje.todorovic@htecgroup.com>", "Accept-Language": "en-US", "Content-Language": "en-US", "X-MS-Has-Attach": "", "X-MS-TNEF-Correlator": "", "authentication-results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=htecgroup.com header.i=@htecgroup.com\n header.a=rsa-sha256 header.s=selector1 header.b=lI1SbRtf;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)", "dkim=none (message not signed)\n header.d=none;dmarc=none action=none header.from=htecgroup.com;" ], "x-ms-publictraffictype": "Email", "x-ms-traffictypediagnostic": "PA2PR09MB7634:EE_|VI0PR09MB8150:EE_", "x-ms-office365-filtering-correlation-id": "c66a2de8-bde5-464f-809b-08de9c907e51", "x-ms-exchange-senderadcheck": "1", "x-ms-exchange-antispam-relay": "0", "x-microsoft-antispam": "BCL:0;\n ARA:13230040|376014|1800799024|366016|38070700021|18002099003|56012099003|22082099003;", "x-microsoft-antispam-message-info": "\n w/aN+47HXwGIsY/vhEVNCjAqNCQoFQA0vNzaZ5BW+II0aEWjMVK66xzayajMFY3CCju/G6pZ4YSP1sVjMznj5wELkVi/I5l1W23QKZMYQAF+HnqZJtnRM3Bs/snUExkSfw/mRV5NL/kAx3LUS6WREY2UwuUXwc7HsRiH6SecJfF+X5qaPGCW5XGTvO43XR6porLiJMxbZfN0iPnwIPkl+eJ0bgtGwfDYZLCdBG5Yby/J9jjkzSAfjro1NjYFv9wtkacOZwbit2l1pnOjj2Ge6wNINbeFTHnKOBIsVRPaqyt1BramwgIUwIKUE/IRiANlv12I56XGNQxDagDtHFGfRPKxjIJhmQ/8pKD2z87H1rghOwq9U5ceuZdz6JJPtiYI/5O+Wo8xTEwrUZBYOG7jP/3p/gK9hCrqfKCd/QAXT6HDuLuTMgSSkF8I9oSfvkOeMc84p8xFUeM2rlhRM9fn/TI+HDYFchCG3fW2eYwO3mDHAKK/K8J+TGvqLcuChbobLh+Aq96/VjqcPOS8SmzI3q8y7xlBCgcU9KYrpR8pvXGDQP4n9enBNtWzTSdnvDz7B8bf5cjKV9b7zv8859Rgjwppa3Vbdz5xUNjtLxw8EG3YhFVLy8rL916kvAkyxsDrm/rzqiC0dmTaPpOYNg2P/qbzLF4MuEhhVVv5LSh+w7bQiUy5t5CJ6Q6bgpWGDUH/KnNbS7TnjX/bIS7csQMj4yNJDSjRqEjMLYjCrki7P6WUTy1TqhTrI1FybeBs4iikj8teBnKDwCtb+OCXbgNT+cb/5MGRU2alsWkG51AD3fY=", "x-forefront-antispam-report": "CIP:255.255.255.255; CTRY:; LANG:en; SCL:1; SRV:;\n IPV:NLI; SFV:NSPM; H:PA2PR09MB7634.eurprd09.prod.outlook.com; PTR:; CAT:NONE;\n SFS:(13230040)(376014)(1800799024)(366016)(38070700021)(18002099003)(56012099003)(22082099003);\n DIR:OUT; SFP:1102;", "x-ms-exchange-antispam-messagedata-chunkcount": "1", "x-ms-exchange-antispam-messagedata-0": "=?iso-8859-1?q?qTKGwMoNJVKuyf5LqHPP3VZ?=\n\t=?iso-8859-1?q?eEWUkLpXVsArsa2jDHdH4/rjpYLhnY0RMA/hxKMU+7L3tl+2YFonII8W3ZRY?=\n\t=?iso-8859-1?q?tXmXVDgPTepLTSVc2cEzIBPO39yOht3rBFo+Kkzr78SXlflsfV5beRwawqUk?=\n\t=?iso-8859-1?q?555qO4c1Aerba5RzpXi9E+DbYHJPIwRwKwogyXvF9p+2E5FXyi3Xi9swVHsj?=\n\t=?iso-8859-1?q?C4QlEcciaPuAWIoyCj4vB+LMR+ECSlYF2gebLj+imnsADPLAWyGFgT8zO0Cx?=\n\t=?iso-8859-1?q?gGJO+uiY7Ch+yxtrlQC9LRHBb0iaoBEqNPskzdukaLq5WJ2d4BBGL/JQDfYn?=\n\t=?iso-8859-1?q?KH2aIf1h59cVr0wtUoetgEEKy6D+2sVPzY/L3hhC1Wqx/8N9wXAgTDLfjD81?=\n\t=?iso-8859-1?q?DScyN3wWH4//wfAPA/wGp67Czg7Gt9d+3CTh0QKv7bGDdVZ3pxK9Uh5o0fsq?=\n\t=?iso-8859-1?q?MRPGRyrtiiiMl4f2xI/suVxmYOVngcvOeYXHD96c03A8y8NREyZqa4W+x+8/?=\n\t=?iso-8859-1?q?GSQVyxAJnXDpYyRNRY5QAyHqc9+Ogx9h9k6p1AYASxtvZap3P0OBrVqsQHX6?=\n\t=?iso-8859-1?q?T3ten3bVDIyKRUdEutZP+cmJKaAJ5kFDGr4XJ4J8ylOvg6BimuuDHhbAdSID?=\n\t=?iso-8859-1?q?LEF1QBgTsLq4lJSgvMUw2tms57qSV72bOBULP19IiqpGj0iKnVkL1bW871ur?=\n\t=?iso-8859-1?q?ZM0z14OUt1ID5SbkjOlf9It3j4any3P0/Fg79rUse2MP1dEa2YaLew5N0/t9?=\n\t=?iso-8859-1?q?6NByHFDnmuYBJHnGFArf02FMwEDXU1nnKCB4zVCnuUqCwTou6jdGcX29/frQ?=\n\t=?iso-8859-1?q?Gv+tJZIt+3zbYcx6tifuZlccbvCWaGp19ZHhAdbhdIYwr4O4GmJrWaitSwv4?=\n\t=?iso-8859-1?q?cYlgSvVdSsF3eDHWAoz9DjKLnvsptcs7SmXckv9aTGGFHS64n62xChuGJ5Zn?=\n\t=?iso-8859-1?q?va4EujLckaYy1iQMhrjWIZef2oUrGKCY3wY7Pugl9xEIhYQzcFduGMdQTzPP?=\n\t=?iso-8859-1?q?AdcbLAd1bLkVr8VKNhM3yF3oOKerVm8aRX+ZOhjMFIHXzQeJqSgBCPmegg83?=\n\t=?iso-8859-1?q?7VizG75HlsGcrtDiqz70Qb0l8/2ByGq4YjtdbOOC5lFMAzl5JbyfrSjLeyFc?=\n\t=?iso-8859-1?q?RCbbRIH1cYrIKQfVpzQEDBhT022zGPwD/n4bMbtQ2WIMcXkrBUNXqL85z1k3?=\n\t=?iso-8859-1?q?DnrWE8xSBdLnDzgUNMxOy13UFBEh7NspfofuTjHMCp2umiLs6s5coAmWlteQ?=\n\t=?iso-8859-1?q?Vz9TTB8KMxiI8suZQencqm9nX3mpAtCmp0WxLnoI0equdVqwU9WX7uqMqoHm?=\n\t=?iso-8859-1?q?CbKl1uS/4rict0AhbIG5oToohPTXXIIAp24Ip/xu7fSicqLDbVHploj4a+jt?=\n\t=?iso-8859-1?q?KNwObJea77TBWKD5+I0RlsDwE91huZHz5Szlh+h2VB4tQ98YsBqT5kPIkZoO?=\n\t=?iso-8859-1?q?/J9IhKtWpzSi4FBu7EUDFDVkwdo3IBWguM4vdtjJmYvHVJ+8Z9aBDWtXpTGb?=\n\t=?iso-8859-1?q?H7Jv0RjxJEUbZ2tUAOs7KAh2WUxBvWV+YXfTj2Bt+OPR5xa+z2IYwC3CFnly?=\n\t=?iso-8859-1?q?/byn8HiNnb53qvNGzRFD2GO1JWZsz2y0Dxir8fKv7NbMWp8CKrcJep2qWsNc?=\n\t=?iso-8859-1?q?Dfc2hqaTRakykSGe8ISBwzqnqiRba55kR7Zf/JxNIKrnJnkEJmFpF28k2YAC?=\n\t=?iso-8859-1?q?fRDZpDZLqYESvCfqLa5e/47l4knTasK2AQcvNDQJ+QaxxYTpRiFBYXmEIbBX?=\n\t=?iso-8859-1?q?3yRBhF3jK9RKOLgf6Wpf8Si+vShGfRmx41yxQztivUHxU6wFJ5Si7FNPED80?=\n\t=?iso-8859-1?q?a9/mPquraLLTbyHVwBTCYgV5WR9vk?=", "Content-Type": "text/plain; charset=\"iso-8859-1\"", "Content-Transfer-Encoding": "quoted-printable", "MIME-Version": "1.0", "X-OriginatorOrg": "htecgroup.com", "X-MS-Exchange-CrossTenant-AuthAs": "Internal", "X-MS-Exchange-CrossTenant-AuthSource": "PA2PR09MB7634.eurprd09.prod.outlook.com", "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n c66a2de8-bde5-464f-809b-08de9c907e51", "X-MS-Exchange-CrossTenant-originalarrivaltime": "17 Apr 2026 14:49:13.7557 (UTC)", "X-MS-Exchange-CrossTenant-fromentityheader": "Hosted", "X-MS-Exchange-CrossTenant-id": "9f85665b-7efd-4776-9dfe-b6bfda2565ee", "X-MS-Exchange-CrossTenant-mailboxtype": "HOSTED", "X-MS-Exchange-CrossTenant-userprincipalname": "\n WgyNbfhNA1jvD0cbGt1JFbBpYOe6H42Uz8xRZmKe4O0MIle7XcrI/Wfi5Qx1YnobLjbr9vShgWDLnpU2pPgIx7kCsX7hMBB7jRJAodRKb0U=", "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "VI0PR09MB8150", "Received-SPF": "pass client-ip=2a01:111:f403:c20a::7;\n envelope-from=Djordje.Todorovic@htecgroup.com;\n helo=PA4PR04CU001.outbound.protection.outlook.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_PASS=-0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Add riscv_is_big_endian() helper that checks the hart's big-endian CPU\nproperty and use it throughout the boot code:\n\n- ELF loading: pass ELFDATA2MSB or ELFDATA2LSB based on endianness\n- Firmware dynamic info: use cpu_to_be* or cpu_to_le* based on endianness\n- Reset vector: instructions (entries 0-5) remain always little-endian,\n data words (entries 6-9) use target data endianness. For RV64 BE, the\n hi/lo word pairs within each dword are swapped since LD reads as BE.\n\nThis is part of the runtime big-endian support series which avoids\nseparate BE binaries by handling endianness as a CPU property.\n\nSigned-off-by: Djordje Todorovic <djordje.todorovic@htecgroup.com>\n---\n hw/riscv/boot.c | 81 +++++++++++++++++++++++++++++++++++------\n include/hw/riscv/boot.h | 1 +\n 2 files changed, 70 insertions(+), 12 deletions(-)", "diff": "diff --git a/hw/riscv/boot.c b/hw/riscv/boot.c\nindex e5490beda0..03fb338d2a 100644\n--- a/hw/riscv/boot.c\n+++ b/hw/riscv/boot.c\n@@ -40,6 +40,28 @@ bool riscv_is_32bit(RISCVHartArrayState *harts)\n return mcc->def->misa_mxl_max == MXL_RV32;\n }\n \n+bool riscv_is_big_endian(RISCVHartArrayState *harts)\n+{\n+ return harts->harts[0].cfg.big_endian;\n+}\n+\n+/*\n+ * Convert a pair of 32-bit words forming a 64-bit dword to target data\n+ * endianness. For big-endian, the hi/lo word order is swapped since LD\n+ * interprets bytes as BE.\n+ */\n+static void riscv_boot_data_dword(uint32_t *data, bool big_endian)\n+{\n+ if (big_endian) {\n+ uint32_t tmp = data[0];\n+ data[0] = cpu_to_be32(data[1]);\n+ data[1] = cpu_to_be32(tmp);\n+ } else {\n+ data[0] = cpu_to_le32(data[0]);\n+ data[1] = cpu_to_le32(data[1]);\n+ }\n+}\n+\n /*\n * Return the per-socket PLIC hart topology configuration string\n * (caller must free with g_free())\n@@ -247,8 +269,9 @@ void riscv_load_kernel(MachineState *machine,\n */\n kernel_size = load_elf_ram_sym(kernel_filename, NULL, NULL, NULL, NULL,\n &info->image_low_addr, &info->image_high_addr,\n- NULL, ELFDATA2LSB, EM_RISCV,\n- 1, 0, NULL, true, sym_cb);\n+ NULL,\n+ ELFDATA2LSB,\n+ EM_RISCV, 1, 0, NULL, true, sym_cb);\n if (kernel_size > 0) {\n info->kernel_size = kernel_size;\n goto out;\n@@ -391,21 +414,32 @@ void riscv_rom_copy_firmware_info(MachineState *machine,\n struct fw_dynamic_info64 dinfo64;\n void *dinfo_ptr = NULL;\n size_t dinfo_len;\n+ bool big_endian = riscv_is_big_endian(harts);\n \n if (riscv_is_32bit(harts)) {\n- dinfo32.magic = cpu_to_le32(FW_DYNAMIC_INFO_MAGIC_VALUE);\n- dinfo32.version = cpu_to_le32(FW_DYNAMIC_INFO_VERSION);\n- dinfo32.next_mode = cpu_to_le32(FW_DYNAMIC_INFO_NEXT_MODE_S);\n- dinfo32.next_addr = cpu_to_le32(kernel_entry);\n+ dinfo32.magic = big_endian ? cpu_to_be32(FW_DYNAMIC_INFO_MAGIC_VALUE)\n+ : cpu_to_le32(FW_DYNAMIC_INFO_MAGIC_VALUE);\n+ dinfo32.version = big_endian ? cpu_to_be32(FW_DYNAMIC_INFO_VERSION)\n+ : cpu_to_le32(FW_DYNAMIC_INFO_VERSION);\n+ dinfo32.next_mode = big_endian\n+ ? cpu_to_be32(FW_DYNAMIC_INFO_NEXT_MODE_S)\n+ : cpu_to_le32(FW_DYNAMIC_INFO_NEXT_MODE_S);\n+ dinfo32.next_addr = big_endian ? cpu_to_be32(kernel_entry)\n+ : cpu_to_le32(kernel_entry);\n dinfo32.options = 0;\n dinfo32.boot_hart = 0;\n dinfo_ptr = &dinfo32;\n dinfo_len = sizeof(dinfo32);\n } else {\n- dinfo64.magic = cpu_to_le64(FW_DYNAMIC_INFO_MAGIC_VALUE);\n- dinfo64.version = cpu_to_le64(FW_DYNAMIC_INFO_VERSION);\n- dinfo64.next_mode = cpu_to_le64(FW_DYNAMIC_INFO_NEXT_MODE_S);\n- dinfo64.next_addr = cpu_to_le64(kernel_entry);\n+ dinfo64.magic = big_endian ? cpu_to_be64(FW_DYNAMIC_INFO_MAGIC_VALUE)\n+ : cpu_to_le64(FW_DYNAMIC_INFO_MAGIC_VALUE);\n+ dinfo64.version = big_endian ? cpu_to_be64(FW_DYNAMIC_INFO_VERSION)\n+ : cpu_to_le64(FW_DYNAMIC_INFO_VERSION);\n+ dinfo64.next_mode = big_endian\n+ ? cpu_to_be64(FW_DYNAMIC_INFO_NEXT_MODE_S)\n+ : cpu_to_le64(FW_DYNAMIC_INFO_NEXT_MODE_S);\n+ dinfo64.next_addr = big_endian ? cpu_to_be64(kernel_entry)\n+ : cpu_to_le64(kernel_entry);\n dinfo64.options = 0;\n dinfo64.boot_hart = 0;\n dinfo_ptr = &dinfo64;\n@@ -474,10 +508,33 @@ void riscv_setup_rom_reset_vec(MachineState *machine, RISCVHartArrayState *harts\n reset_vec[2] = 0x00000013; /* addi x0, x0, 0 */\n }\n \n- /* copy in the reset vector in little_endian byte order */\n- for (i = 0; i < ARRAY_SIZE(reset_vec); i++) {\n+ /* RISC-V instructions are always little-endian */\n+ for (i = 0; i < 6; i++) {\n reset_vec[i] = cpu_to_le32(reset_vec[i]);\n }\n+\n+ /*\n+ * Data words (addresses at entries 6-9) must match the firmware's data\n+ * endianness.\n+ */\n+ if (riscv_is_32bit(harts)) {\n+ for (i = 6; i < ARRAY_SIZE(reset_vec); i++) {\n+ if (riscv_is_big_endian(harts)) {\n+ reset_vec[i] = cpu_to_be32(reset_vec[i]);\n+ } else {\n+ reset_vec[i] = cpu_to_le32(reset_vec[i]);\n+ }\n+ }\n+ } else {\n+ /*\n+ * For RV64, each pair of 32-bit words forms a dword. For big-endian,\n+ * the hi/lo word order within each dword must be swapped since LD\n+ * interprets bytes as BE.\n+ */\n+ for (i = 6; i < ARRAY_SIZE(reset_vec); i += 2) {\n+ riscv_boot_data_dword(reset_vec + i, riscv_is_big_endian(harts));\n+ }\n+ }\n rom_add_blob_fixed_as(\"mrom.reset\", reset_vec, sizeof(reset_vec),\n rom_base, &address_space_memory);\n riscv_rom_copy_firmware_info(machine, harts,\ndiff --git a/include/hw/riscv/boot.h b/include/hw/riscv/boot.h\nindex f00b3ca122..93b9a37f03 100644\n--- a/include/hw/riscv/boot.h\n+++ b/include/hw/riscv/boot.h\n@@ -39,6 +39,7 @@ typedef struct RISCVBootInfo {\n } RISCVBootInfo;\n \n bool riscv_is_32bit(RISCVHartArrayState *harts);\n+bool riscv_is_big_endian(RISCVHartArrayState *harts);\n \n char *riscv_plic_hart_config_string(int hart_count);\n \n", "prefixes": [ "v8", "4/7" ] }