Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2225577/?format=api
{ "id": 2225577, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2225577/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421075906.2928317-3-frank.chang@sifive.com/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260421075906.2928317-3-frank.chang@sifive.com>", "date": "2026-04-21T07:59:06", "name": "[v3,2/2] target/riscv: Update MISA.X for non-standard extensions", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "535580aa8170807f80aedc101f5bd5eb26869a43", "submitter": { "id": 79604, "url": "http://patchwork.ozlabs.org/api/1.1/people/79604/?format=api", "name": "Frank Chang", "email": "frank.chang@sifive.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421075906.2928317-3-frank.chang@sifive.com/mbox/", "series": [ { "id": 500755, "url": "http://patchwork.ozlabs.org/api/1.1/series/500755/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=500755", "date": "2026-04-21T07:59:04", "name": "Set MISA.[C|X] based on the selected extensions", "version": 3, "mbox": "http://patchwork.ozlabs.org/series/500755/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2225577/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2225577/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=sifive.com header.i=@sifive.com header.a=rsa-sha256\n header.s=google header.b=BfOZDaOH;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g0FCM3X8Vz1yGt\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 21 Apr 2026 18:00:31 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wF60x-0005Hu-0b; Tue, 21 Apr 2026 03:59:23 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <frank.chang@sifive.com>)\n id 1wF60v-0005HW-Jt\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 03:59:21 -0400", "from mail-pg1-x531.google.com ([2607:f8b0:4864:20::531])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <frank.chang@sifive.com>)\n id 1wF60u-0007wL-52\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 03:59:21 -0400", "by mail-pg1-x531.google.com with SMTP id\n 41be03b00d2f7-c7973f67f4dso1082143a12.1\n for <qemu-devel@nongnu.org>; Tue, 21 Apr 2026 00:59:19 -0700 (PDT)", "from hsinchu16.internal.sifive.com ([210.176.154.34])\n by smtp.gmail.com with ESMTPSA id\n d9443c01a7336-2b5fa9ff729sm155605695ad.15.2026.04.21.00.59.15\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Tue, 21 Apr 2026 00:59:17 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=sifive.com; s=google; t=1776758358; x=1777363158; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=QEN+V6H/PD3ALJSA/+Yu9m43zcSAy8WYVYhAOTpu1zY=;\n b=BfOZDaOHr3nvQKtbQ9Zzp1CrEe3J1J/uFTHwuBvrSkPbG2F5EcMNVLcQOm3oAFuhEz\n styR8AIXbiJLeYJNZloo82g3lsnxgHStsnyASINz18HK94a2ZdlNWS9yy1+q5xQVDzor\n WZAIgZwfprx6VyuY4e+I5uyjxF6kBeMbyjJkl1rClFMfsyIUBvl+hJQs811HQpQ0L0wH\n uLdcBmjqhDPb6KQXqXNoyVFm6yoMcljotZKhMTPQHBr6dLckomvjb/+GKz+F0Pg21s3z\n koryPboCwxK4SPxMjiBjY8Xw3PM87PUdSSWBulKMewcuen5MIdYUM1Mmj2Q5C0NbtJGI\n bdVg==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1776758358; x=1777363158;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=QEN+V6H/PD3ALJSA/+Yu9m43zcSAy8WYVYhAOTpu1zY=;\n b=kIUYMjZEw6DSIxLozUMERhQJdbinAQGyJJyyADoZsytMajOVVEdWK2NvsOkBn251Kh\n aPVe7Y1KoAXsSkIiFPTvQOn4Zgd9mGFx2RODsHqFY0+f+Q5zoucVNIglAZP/V9ZrMuev\n jJL22e+kPtU300B1tlUFdPdE/xE8UgBK+mh6NiF28KsYx8+DQL8lOVmDuit6EynUOMXt\n ckRc8ee/7rdtEsupHjezZoKi+JNX4qES+yau11k3VJuu5H68JWSOIfaKkGTuIOminNf7\n meLfE9gj0agYTb03xqdnaNo+6oAQ9v0IwoJ3yXPuyqqnPdnzv/5m60K1ki5BmpfgD5c6\n 2Dlw==", "X-Gm-Message-State": "AOJu0YzSOcSUYEqLnja/WptgURQAV+O9WLwO3nvD+HWBLx8wO8TBIbTG\n aywJAtdc9PUGCj47Ahj9HypFDeVP1gPHx73shDDuxSyTLWZne4KS2i3CupAGZbHXHwJnvxF46Jb\n Xe4BQ3KYW5T7QR9m6gYRq5et8WpAjD86THadbbV5nUaxjCAyyh876fC+UtWCR/fvFkDnjS+4y+o\n 1X3aiNcYgucrL4nfOzzckHRDMdZAXwN0JCuciFJuOO5V5CC9QJ", "X-Gm-Gg": "AeBDiesNwP6dr5S1/2xt1PVops2sINLNU8aaXOPInlvNSbC/TbkMR3UkD8R0FJVkHQA\n ZF/rXyGZ0ot+sj162QHQBmDWWKF12bBQoqBxp52x5pGCK/PHyLwOTi/iAq03KbBwYi4CnjBfsNR\n YfIbpVmzM+siNe//a6M+klsHqGpV/fuRIOYLowetkQAgU7KKxsPK0QNDdcdtYtkcaVdpS8cFZSs\n aj3jBza61mblpZb6zvyUpA8ZCp2l7kGHjNF/2MqkRi9zJ2bZ3XZC6FaXbLm1cdEyujZsUfAPswM\n 8hZelnTaPZqvI4SG8Lvdydp62ISsTUiIdPU1tzU58F4BFTNUylgUhzyeCgDbPCE10YDSdLHLMd2\n akgjoySRCFzrzpUKAzwdbv0rqWc3zNUrTW6zwinkQdo2BlT5Rr0h2l4p58qAdcTOPWT11fcsQxy\n zeyt4BdgjSU0BVx8GNI8RUp5gaMh6lGIPpFendWGomZlAhxO3g1isLeJ+qjeX1", "X-Received": "by 2002:a17:903:166e:b0:2b4:64cf:e8f8 with SMTP id\n d9443c01a7336-2b5f9dbcd22mr160355305ad.2.1776758358147;\n Tue, 21 Apr 2026 00:59:18 -0700 (PDT)", "From": "frank.chang@sifive.com", "To": "qemu-devel@nongnu.org", "Cc": "Palmer Dabbelt <palmer@dabbelt.com>,\n Alistair Francis <alistair.francis@wdc.com>,\n Weiwei Li <liwei1518@gmail.com>,\n Daniel Henrique Barboza <daniel.barboza@oss.qualcomm.com>,\n Liu Zhiwei <zhiwei_liu@linux.alibaba.com>,\n Chao Liu <chao.liu.zevorn@gmail.com>,\n qemu-riscv@nongnu.org (open list:RISC-V TCG CPUs),\n Frank Chang <frank.chang@sifive.com>, Max Chou <max.chou@sifive.com>,\n Daniel Henrique Barboza <dbarboza@ventanamicro.com>", "Subject": "[PATCH v3 2/2] target/riscv: Update MISA.X for non-standard\n extensions", "Date": "Tue, 21 Apr 2026 15:59:06 +0800", "Message-ID": "<20260421075906.2928317-3-frank.chang@sifive.com>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260421075906.2928317-1-frank.chang@sifive.com>", "References": "<20260421075906.2928317-1-frank.chang@sifive.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2607:f8b0:4864:20::531;\n envelope-from=frank.chang@sifive.com; helo=mail-pg1-x531.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "From: Frank Chang <frank.chang@sifive.com>\n\nMISA.X is set if there are any non-standard extensions.\nWe should set MISA.X when any of the vendor extensions is enabled.\n\nSigned-off-by: Frank Chang <frank.chang@sifive.com>\nReviewed-by: Max Chou <max.chou@sifive.com>\nReviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com>\n---\n target/riscv/cpu.h | 1 +\n target/riscv/tcg/tcg-cpu.c | 15 +++++++++++++++\n 2 files changed, 16 insertions(+)", "diff": "diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h\nindex 4c0676ed53b..175e877f90a 100644\n--- a/target/riscv/cpu.h\n+++ b/target/riscv/cpu.h\n@@ -69,6 +69,7 @@ typedef struct CPUArchState CPURISCVState;\n #define RVH RV('H')\n #define RVG RV('G')\n #define RVB RV('B')\n+#define RVX RV('X')\n \n extern const uint32_t misa_bits[];\n const char *riscv_get_misa_ext_name(uint32_t bit);\ndiff --git a/target/riscv/tcg/tcg-cpu.c b/target/riscv/tcg/tcg-cpu.c\nindex 0f68560bac1..44d948b5dca 100644\n--- a/target/riscv/tcg/tcg-cpu.c\n+++ b/target/riscv/tcg/tcg-cpu.c\n@@ -1194,6 +1194,20 @@ static void riscv_cpu_update_misa_c(RISCVCPU *cpu)\n }\n }\n \n+/* MISA.X is set when any of the non-standard extensions is enabled. */\n+static void riscv_cpu_update_misa_x(RISCVCPU *cpu)\n+{\n+ CPURISCVState *env = &cpu->env;\n+ const RISCVCPUMultiExtConfig *arr = riscv_cpu_vendor_exts;\n+\n+ for (int i = 0; arr[i].name != NULL; i++) {\n+ if (isa_ext_is_enabled(cpu, arr[i].offset)) {\n+ riscv_cpu_set_misa_ext(env, env->misa_ext | RVX);\n+ break;\n+ }\n+ }\n+}\n+\n void riscv_tcg_cpu_finalize_features(RISCVCPU *cpu, Error **errp)\n {\n CPURISCVState *env = &cpu->env;\n@@ -1202,6 +1216,7 @@ void riscv_tcg_cpu_finalize_features(RISCVCPU *cpu, Error **errp)\n riscv_cpu_init_implied_exts_rules();\n riscv_cpu_enable_implied_rules(cpu);\n riscv_cpu_update_misa_c(cpu);\n+ riscv_cpu_update_misa_x(cpu);\n \n riscv_cpu_validate_misa_priv(env, &local_err);\n if (local_err != NULL) {\n", "prefixes": [ "v3", "2/2" ] }