Show patches with: Submitter = Jivan Hakobyan       |    State = Action Required       |    Archived = No       |   17 patches
Patch Series A/F/R/T S/W/F Date Submitter Delegate State
RISC-V: Use convert instructions instead of calling library functions RISC-V: Use convert instructions instead of calling library functions - - 1 - --- 2024-03-18 Jivan Hakobyan New
[COMMITTED] MAINTAINERS: Add myself to write after approval [COMMITTED] MAINTAINERS: Add myself to write after approval - - - - --- 2023-11-09 Jivan Hakobyan New
RISC-V: Add type attribute in *<optab>_not_const<mode> pattern RISC-V: Add type attribute in *<optab>_not_const<mode> pattern - - - - --- 2023-09-29 Jivan Hakobyan New
[V2] RISC-V: Replace not + bitwise_imm with li + bitwise_not [V2] RISC-V: Replace not + bitwise_imm with li + bitwise_not - - - - --- 2023-09-12 Jivan Hakobyan New
RISC-V: Replace not + bitwise_imm with li + bitwise_not RISC-V: Replace not + bitwise_imm with li + bitwise_not - - - - --- 2023-09-11 Jivan Hakobyan New
RISC-V: Fix stack_save_restore_1/2 test cases RISC-V: Fix stack_save_restore_1/2 test cases - - - - --- 2023-08-24 Jivan Hakobyan New
RISC-V: Replace unspec with bitreverse in riscv_brev8_<mode> insn RISC-V: Replace unspec with bitreverse in riscv_brev8_<mode> insn - - - - --- 2023-07-26 Jivan Hakobyan New
RISC-V: Folding memory for FP + constant case RISC-V: Folding memory for FP + constant case - - - - --- 2023-07-12 Jivan Hakobyan New
LTO: buffer overflow in lto_output_init_mode_table LTO: buffer overflow in lto_output_init_mode_table - - - - --- 2023-06-22 Jivan Hakobyan New
[wwwdocs] Broken URL to README in st/cli-be project [wwwdocs] Broken URL to README in st/cli-be project - - - - --- 2023-06-14 Jivan Hakobyan New
Remove MFWRAP_SPEC remnant Remove MFWRAP_SPEC remnant - - - - --- 2023-06-14 Jivan Hakobyan New
[RFC] RISC-V: Eliminate extension after for *w instructions [RFC] RISC-V: Eliminate extension after for *w instructions - - - - --- 2023-05-24 Jivan Hakobyan New
RISC-V: Use extension instructions instead of bitwise "and" RISC-V: Use extension instructions instead of bitwise "and" - - - - --- 2023-05-23 Jivan Hakobyan New
[v2] RISC-V: Remove masking third operand of rotate instructions [v2] RISC-V: Remove masking third operand of rotate instructions - - - - --- 2023-05-17 Jivan Hakobyan New
RISC-V: Remove masking third operand of rotate instructions RISC-V: Remove masking third operand of rotate instructions - - - - --- 2023-05-10 Jivan Hakobyan New
RISC-V: Eliminate redundant zero extension of minu/maxu operands RISC-V: Eliminate redundant zero extension of minu/maxu operands - - - - --- 2023-04-28 Jivan Hakobyan New
RISC-V: avoid splitting small constants in bcrli_nottwobits patterns RISC-V: avoid splitting small constants in bcrli_nottwobits patterns - - - - --- 2023-04-20 Jivan Hakobyan New