get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/954095/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 954095,
    "url": "http://patchwork.ozlabs.org/api/patches/954095/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/1533574847-19294-44-git-send-email-aleksandar.markovic@rt-rk.com/",
    "project": {
        "id": 14,
        "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api",
        "name": "QEMU Development",
        "link_name": "qemu-devel",
        "list_id": "qemu-devel.nongnu.org",
        "list_email": "qemu-devel@nongnu.org",
        "web_url": "",
        "scm_url": "",
        "webscm_url": "",
        "list_archive_url": "",
        "list_archive_url_format": "",
        "commit_url_format": ""
    },
    "msgid": "<1533574847-19294-44-git-send-email-aleksandar.markovic@rt-rk.com>",
    "list_archive_url": null,
    "date": "2018-08-06T17:00:10",
    "name": "[v7,43/80] target/mips: Add emulation of DSP ASE for nanoMIPS - part 5",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "49edc860a3582150c02c9d98471a7f275133977e",
    "submitter": {
        "id": 68635,
        "url": "http://patchwork.ozlabs.org/api/people/68635/?format=api",
        "name": "Aleksandar Markovic",
        "email": "aleksandar.markovic@rt-rk.com"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/1533574847-19294-44-git-send-email-aleksandar.markovic@rt-rk.com/mbox/",
    "series": [
        {
            "id": 59520,
            "url": "http://patchwork.ozlabs.org/api/series/59520/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=59520",
            "date": "2018-08-06T16:59:27",
            "name": "Add nanoMIPS support to QEMU",
            "version": 7,
            "mbox": "http://patchwork.ozlabs.org/series/59520/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/954095/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/954095/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>",
        "X-Original-To": "incoming@patchwork.ozlabs.org",
        "Delivered-To": "patchwork-incoming@bilbo.ozlabs.org",
        "Authentication-Results": [
            "ozlabs.org;\n\tspf=pass (mailfrom) smtp.mailfrom=nongnu.org\n\t(client-ip=2001:4830:134:3::11; helo=lists.gnu.org;\n\tenvelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n\treceiver=<UNKNOWN>)",
            "ozlabs.org;\n\tdmarc=none (p=none dis=none) header.from=rt-rk.com"
        ],
        "Received": [
            "from lists.gnu.org (lists.gnu.org [IPv6:2001:4830:134:3::11])\n\t(using TLSv1 with cipher AES256-SHA (256/256 bits))\n\t(No client certificate requested)\n\tby ozlabs.org (Postfix) with ESMTPS id 41klkt2LHkz9rvt\n\tfor <incoming@patchwork.ozlabs.org>;\n\tTue,  7 Aug 2018 03:58:46 +1000 (AEST)",
            "from localhost ([::1]:35484 helo=lists.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.71) (envelope-from\n\t<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>)\n\tid 1fmjmG-00046A-17\n\tfor incoming@patchwork.ozlabs.org; Mon, 06 Aug 2018 13:58:44 -0400",
            "from eggs.gnu.org ([2001:4830:134:3::10]:35465)\n\tby lists.gnu.org with esmtp (Exim 4.71)\n\t(envelope-from <aleksandar.markovic@rt-rk.com>) id 1fmj9W-0000YB-E4\n\tfor qemu-devel@nongnu.org; Mon, 06 Aug 2018 13:18:43 -0400",
            "from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71)\n\t(envelope-from <aleksandar.markovic@rt-rk.com>) id 1fmj9S-0002TJ-5q\n\tfor qemu-devel@nongnu.org; Mon, 06 Aug 2018 13:18:42 -0400",
            "from mx2.rt-rk.com ([89.216.37.149]:58627 helo=mail.rt-rk.com)\n\tby eggs.gnu.org with esmtps (TLS1.0:DHE_RSA_AES_256_CBC_SHA1:32)\n\t(Exim 4.71) (envelope-from <aleksandar.markovic@rt-rk.com>)\n\tid 1fmj9R-0002OT-LJ\n\tfor qemu-devel@nongnu.org; Mon, 06 Aug 2018 13:18:38 -0400",
            "from localhost (localhost [127.0.0.1])\n\tby mail.rt-rk.com (Postfix) with ESMTP id 1B9351A20AF;\n\tMon,  6 Aug 2018 19:18:36 +0200 (CEST)",
            "from rtrkw774-lin.domain.local (rtrkw774-lin.domain.local\n\t[10.10.13.43])\n\tby mail.rt-rk.com (Postfix) with ESMTPSA id ED9581A2036;\n\tMon,  6 Aug 2018 19:18:35 +0200 (CEST)"
        ],
        "X-Virus-Scanned": "amavisd-new at rt-rk.com",
        "From": "Aleksandar Markovic <aleksandar.markovic@rt-rk.com>",
        "To": "qemu-devel@nongnu.org",
        "Date": "Mon,  6 Aug 2018 19:00:10 +0200",
        "Message-Id": "<1533574847-19294-44-git-send-email-aleksandar.markovic@rt-rk.com>",
        "X-Mailer": "git-send-email 2.7.4",
        "In-Reply-To": "<1533574847-19294-1-git-send-email-aleksandar.markovic@rt-rk.com>",
        "References": "<1533574847-19294-1-git-send-email-aleksandar.markovic@rt-rk.com>",
        "X-detected-operating-system": "by eggs.gnu.org: GNU/Linux 3.x [fuzzy]",
        "X-Received-From": "89.216.37.149",
        "Subject": "[Qemu-devel] [PATCH v7 43/80] target/mips: Add emulation of DSP ASE\n\tfor nanoMIPS - part 5",
        "X-BeenThere": "qemu-devel@nongnu.org",
        "X-Mailman-Version": "2.1.21",
        "Precedence": "list",
        "List-Id": "<qemu-devel.nongnu.org>",
        "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n\t<mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>",
        "List-Archive": "<http://lists.nongnu.org/archive/html/qemu-devel/>",
        "List-Post": "<mailto:qemu-devel@nongnu.org>",
        "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>",
        "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n\t<mailto:qemu-devel-request@nongnu.org?subject=subscribe>",
        "Cc": "peter.maydell@linaro.org, thuth@redhat.com, pburton@wavecomp.com,\n\tsmarkovic@wavecomp.com, riku.voipio@iki.fi,\n\trichard.henderson@linaro.org, laurent@vivier.eu,\n\tarmbru@redhat.com, arikalo@wavecomp.com,\n\tphilippe.mathieu.daude@gmail.com, amarkovic@wavecomp.com,\n\tpjovanovic@wavecomp.com, aurelien@aurel32.net",
        "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org",
        "Sender": "\"Qemu-devel\"\n\t<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>"
    },
    "content": "From: Stefan Markovic <smarkovic@wavecomp.com>\n\nAdd emulation of DSP ASE instructions for nanoMIPS - part 5.\n\nReviewed-by: Aleksandar Markovic <amarkovic@wavecomp.com>\nSigned-off-by: Aleksandar Markovic <amarkovic@wavecomp.com>\nSigned-off-by: Stefan Markovic <smarkovic@wavecomp.com>\n---\n target/mips/translate.c | 159 ++++++++++++++++++++++++++++++++++++++++++++++++\n 1 file changed, 159 insertions(+)",
    "diff": "diff --git a/target/mips/translate.c b/target/mips/translate.c\nindex 9c8d1f4..864e8ef 100644\n--- a/target/mips/translate.c\n+++ b/target/mips/translate.c\n@@ -17576,6 +17576,161 @@ static void gen_pool32axf_2_nanomips_insn(DisasContext *ctx, uint32_t opc,\n     tcg_temp_free(v1_t);\n }\n \n+static void gen_pool32axf_4_nanomips_insn(DisasContext *ctx, uint32_t opc,\n+                                          int rt, int rs)\n+{\n+    int ret = rt;\n+\n+    TCGv t0;\n+    TCGv v0_t;\n+\n+    t0 = tcg_temp_new();\n+\n+    v0_t = tcg_temp_new();\n+\n+    gen_load_gpr(v0_t, rs);\n+\n+    switch (opc) {\n+    case NM_ABSQ_S_QB:\n+        check_dspr2(ctx);\n+        gen_helper_absq_s_qb(v0_t, v0_t, cpu_env);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_ABSQ_S_PH:\n+        check_dsp(ctx);\n+        gen_helper_absq_s_ph(v0_t, v0_t, cpu_env);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_ABSQ_S_W:\n+        check_dsp(ctx);\n+        gen_helper_absq_s_w(v0_t, v0_t, cpu_env);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEQ_W_PHL:\n+        check_dsp(ctx);\n+        tcg_gen_andi_tl(v0_t, v0_t, 0xFFFF0000);\n+        tcg_gen_ext32s_tl(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEQ_W_PHR:\n+        check_dsp(ctx);\n+        tcg_gen_andi_tl(v0_t, v0_t, 0x0000FFFF);\n+        tcg_gen_shli_tl(v0_t, v0_t, 16);\n+        tcg_gen_ext32s_tl(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEQU_PH_QBL:\n+        check_dsp(ctx);\n+        gen_helper_precequ_ph_qbl(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEQU_PH_QBR:\n+        check_dsp(ctx);\n+        gen_helper_precequ_ph_qbr(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEQU_PH_QBLA:\n+        check_dsp(ctx);\n+        gen_helper_precequ_ph_qbla(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEQU_PH_QBRA:\n+        check_dsp(ctx);\n+        gen_helper_precequ_ph_qbra(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEU_PH_QBL:\n+        check_dsp(ctx);\n+        gen_helper_preceu_ph_qbl(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEU_PH_QBR:\n+        check_dsp(ctx);\n+        gen_helper_preceu_ph_qbr(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEU_PH_QBLA:\n+        check_dsp(ctx);\n+        gen_helper_preceu_ph_qbla(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_PRECEU_PH_QBRA:\n+        check_dsp(ctx);\n+        gen_helper_preceu_ph_qbra(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_REPLV_PH:\n+        check_dsp(ctx);\n+        tcg_gen_ext16u_tl(v0_t, v0_t);\n+        tcg_gen_shli_tl(t0, v0_t, 16);\n+        tcg_gen_or_tl(v0_t, v0_t, t0);\n+        tcg_gen_ext32s_tl(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_REPLV_QB:\n+        check_dsp(ctx);\n+        {\n+            TCGv val_t;\n+\n+            val_t = tcg_temp_new();\n+            gen_load_gpr(val_t, rs);\n+\n+            tcg_gen_ext8u_tl(val_t, val_t);\n+            tcg_gen_shli_tl(t0, val_t, 8);\n+            tcg_gen_or_tl(val_t, val_t, t0);\n+            tcg_gen_shli_tl(t0, val_t, 16);\n+            tcg_gen_or_tl(val_t, val_t, t0);\n+            tcg_gen_ext32s_tl(val_t, val_t);\n+            gen_store_gpr(val_t, ret);\n+        }\n+        break;\n+    case NM_BITREV:\n+        check_dsp(ctx);\n+        gen_helper_bitrev(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_INSV:\n+        check_dsp(ctx);\n+        {\n+            TCGv tv0;\n+\n+            tv0 = tcg_temp_new();\n+\n+            gen_load_gpr(tv0, rt);\n+\n+            gen_helper_insv(v0_t, cpu_env, v0_t, tv0);\n+            gen_store_gpr(v0_t, ret);\n+\n+            tcg_temp_free(tv0);\n+        }\n+        break;\n+    case NM_RADDU_W_QB:\n+        check_dsp(ctx);\n+        gen_helper_raddu_w_qb(v0_t, v0_t);\n+        gen_store_gpr(v0_t, ret);\n+        break;\n+    case NM_BITSWAP:\n+        gen_bitswap(ctx, OPC_BITSWAP, ret, rs);\n+        break;\n+    case NM_CLO:\n+        gen_cl(ctx, OPC_CLO, ret, rs);\n+        break;\n+    case NM_CLZ:\n+        gen_cl(ctx, OPC_CLZ, ret, rs);\n+        break;\n+    case NM_WSBH:\n+        gen_bshfl(ctx, OPC_WSBH, ret, rs);\n+        break;\n+    default:\n+        generate_exception_end(ctx, EXCP_RI);\n+        break;\n+    }\n+\n+    tcg_temp_free(t0);\n+\n+    tcg_temp_free(v0_t);\n+}\n+\n \n static void gen_pool32axf_nanomips_insn(CPUMIPSState *env, DisasContext *ctx)\n {\n@@ -17597,6 +17752,10 @@ static void gen_pool32axf_nanomips_insn(CPUMIPSState *env, DisasContext *ctx)\n         }\n         break;\n     case NM_POOL32AXF_4:\n+        {\n+            int32_t op1 = extract32(ctx->opcode, 9, 7);\n+            gen_pool32axf_4_nanomips_insn(ctx, op1, rt, rs);\n+        }\n         break;\n     case NM_POOL32AXF_5:\n         switch (extract32(ctx->opcode, 9, 7)) {\n",
    "prefixes": [
        "v7",
        "43/80"
    ]
}