Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/954049/?format=api
{ "id": 954049, "url": "http://patchwork.ozlabs.org/api/patches/954049/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/1533574847-19294-32-git-send-email-aleksandar.markovic@rt-rk.com/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<1533574847-19294-32-git-send-email-aleksandar.markovic@rt-rk.com>", "list_archive_url": null, "date": "2018-08-06T16:59:58", "name": "[v7,31/80] target/mips: Add emulation of misc nanoMIPS instructions (pool32axf)", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "46ed6df87a08a039da691615bc0919490bcca867", "submitter": { "id": 68635, "url": "http://patchwork.ozlabs.org/api/people/68635/?format=api", "name": "Aleksandar Markovic", "email": "aleksandar.markovic@rt-rk.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/1533574847-19294-32-git-send-email-aleksandar.markovic@rt-rk.com/mbox/", "series": [ { "id": 59520, "url": "http://patchwork.ozlabs.org/api/series/59520/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=59520", "date": "2018-08-06T16:59:27", "name": "Add nanoMIPS support to QEMU", "version": 7, "mbox": "http://patchwork.ozlabs.org/series/59520/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/954049/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/954049/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@bilbo.ozlabs.org", "Authentication-Results": [ "ozlabs.org;\n\tspf=pass (mailfrom) smtp.mailfrom=nongnu.org\n\t(client-ip=2001:4830:134:3::11; helo=lists.gnu.org;\n\tenvelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n\treceiver=<UNKNOWN>)", "ozlabs.org;\n\tdmarc=none (p=none dis=none) header.from=rt-rk.com" ], "Received": [ "from lists.gnu.org (lists.gnu.org [IPv6:2001:4830:134:3::11])\n\t(using TLSv1 with cipher AES256-SHA (256/256 bits))\n\t(No client certificate requested)\n\tby ozlabs.org (Postfix) with ESMTPS id 41klNQ46qgz9rvt\n\tfor <incoming@patchwork.ozlabs.org>;\n\tTue, 7 Aug 2018 03:42:46 +1000 (AEST)", "from localhost ([::1]:35394 helo=lists.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.71) (envelope-from\n\t<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>)\n\tid 1fmjWm-00057q-7G\n\tfor incoming@patchwork.ozlabs.org; Mon, 06 Aug 2018 13:42:44 -0400", "from eggs.gnu.org ([2001:4830:134:3::10]:59568)\n\tby lists.gnu.org with esmtp (Exim 4.71)\n\t(envelope-from <aleksandar.markovic@rt-rk.com>) id 1fmj4j-0004Or-DX\n\tfor qemu-devel@nongnu.org; Mon, 06 Aug 2018 13:13:46 -0400", "from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71)\n\t(envelope-from <aleksandar.markovic@rt-rk.com>) id 1fmj4i-0005lZ-7w\n\tfor qemu-devel@nongnu.org; Mon, 06 Aug 2018 13:13:45 -0400", "from mx2.rt-rk.com ([89.216.37.149]:49429 helo=mail.rt-rk.com)\n\tby eggs.gnu.org with esmtps (TLS1.0:DHE_RSA_AES_256_CBC_SHA1:32)\n\t(Exim 4.71) (envelope-from <aleksandar.markovic@rt-rk.com>)\n\tid 1fmj4h-0005kO-T6\n\tfor qemu-devel@nongnu.org; Mon, 06 Aug 2018 13:13:44 -0400", "from localhost (localhost [127.0.0.1])\n\tby mail.rt-rk.com (Postfix) with ESMTP id 99E3F1A45FC;\n\tMon, 6 Aug 2018 19:13:42 +0200 (CEST)", "from rtrkw774-lin.domain.local (rtrkw774-lin.domain.local\n\t[10.10.13.43])\n\tby mail.rt-rk.com (Postfix) with ESMTPSA id 295711A4674;\n\tMon, 6 Aug 2018 19:13:19 +0200 (CEST)" ], "X-Virus-Scanned": "amavisd-new at rt-rk.com", "From": "Aleksandar Markovic <aleksandar.markovic@rt-rk.com>", "To": "qemu-devel@nongnu.org", "Date": "Mon, 6 Aug 2018 18:59:58 +0200", "Message-Id": "<1533574847-19294-32-git-send-email-aleksandar.markovic@rt-rk.com>", "X-Mailer": "git-send-email 2.7.4", "In-Reply-To": "<1533574847-19294-1-git-send-email-aleksandar.markovic@rt-rk.com>", "References": "<1533574847-19294-1-git-send-email-aleksandar.markovic@rt-rk.com>", "X-detected-operating-system": "by eggs.gnu.org: GNU/Linux 3.x [fuzzy]", "X-Received-From": "89.216.37.149", "Subject": "[Qemu-devel] [PATCH v7 31/80] target/mips: Add emulation of misc\n\tnanoMIPS instructions (pool32axf)", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.21", "Precedence": "list", "List-Id": "<qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n\t<mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<http://lists.nongnu.org/archive/html/qemu-devel/>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n\t<mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Cc": "peter.maydell@linaro.org, thuth@redhat.com, pburton@wavecomp.com,\n\tsmarkovic@wavecomp.com, riku.voipio@iki.fi,\n\trichard.henderson@linaro.org, laurent@vivier.eu,\n\tarmbru@redhat.com, arikalo@wavecomp.com,\n\tphilippe.mathieu.daude@gmail.com, amarkovic@wavecomp.com,\n\tpjovanovic@wavecomp.com, aurelien@aurel32.net", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "\"Qemu-devel\"\n\t<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>" }, "content": "From: Yongbok Kim <yongbok.kim@mips.com>\n\nAdd emulation of misc nanoMIPS instructions situated in pool32axf.\n\nReviewed-by: Richard Henderson <richard.henderson@linaro.org>\nSigned-off-by: Yongbok Kim <yongbok.kim@mips.com>\nSigned-off-by: Aleksandar Markovic <amarkovic@wavecomp.com>\nSigned-off-by: Stefan Markovic <smarkovic@wavecomp.com>\n---\n target/mips/translate.c | 89 +++++++++++++++++++++++++++++++++++++++++++++++++\n 1 file changed, 89 insertions(+)", "diff": "diff --git a/target/mips/translate.c b/target/mips/translate.c\nindex 6ef5e2e..76424c6 100644\n--- a/target/mips/translate.c\n+++ b/target/mips/translate.c\n@@ -16845,6 +16845,87 @@ static void gen_pool32a0_nanomips_insn(DisasContext *ctx)\n }\n }\n \n+static void gen_pool32axf_nanomips_insn(CPUMIPSState *env, DisasContext *ctx)\n+{\n+ int rt = extract32(ctx->opcode, 21, 5);\n+ int rs = extract32(ctx->opcode, 16, 5);\n+\n+ switch (extract32(ctx->opcode, 6, 3)) {\n+ case NM_POOL32AXF_4:\n+ case NM_POOL32AXF_5:\n+ switch (extract32(ctx->opcode, 9, 7)) {\n+#ifndef CONFIG_USER_ONLY\n+ case NM_TLBP:\n+ gen_cp0(env, ctx, OPC_TLBP, 0, 0);\n+ break;\n+ case NM_TLBR:\n+ gen_cp0(env, ctx, OPC_TLBR, 0, 0);\n+ break;\n+ case NM_TLBWI:\n+ gen_cp0(env, ctx, OPC_TLBWI, 0, 0);\n+ break;\n+ case NM_TLBWR:\n+ gen_cp0(env, ctx, OPC_TLBWR, 0, 0);\n+ break;\n+ case NM_TLBINV:\n+ gen_cp0(env, ctx, OPC_TLBINV, 0, 0);\n+ break;\n+ case NM_TLBINVF:\n+ gen_cp0(env, ctx, OPC_TLBINVF, 0, 0);\n+ break;\n+ case NM_DI:\n+ check_cp0_enabled(ctx);\n+ {\n+ TCGv t0 = tcg_temp_new();\n+\n+ save_cpu_state(ctx, 1);\n+ gen_helper_di(t0, cpu_env);\n+ gen_store_gpr(t0, rt);\n+ /* Stop translation as we may have switched the execution mode */\n+ ctx->base.is_jmp = DISAS_STOP;\n+ tcg_temp_free(t0);\n+ }\n+ break;\n+ case NM_EI:\n+ check_cp0_enabled(ctx);\n+ {\n+ TCGv t0 = tcg_temp_new();\n+\n+ save_cpu_state(ctx, 1);\n+ gen_helper_ei(t0, cpu_env);\n+ gen_store_gpr(t0, rt);\n+ /* Stop translation as we may have switched the execution mode */\n+ ctx->base.is_jmp = DISAS_STOP;\n+ tcg_temp_free(t0);\n+ }\n+ break;\n+ case NM_RDPGPR:\n+ gen_load_srsgpr(rs, rt);\n+ break;\n+ case NM_WRPGPR:\n+ gen_store_srsgpr(rs, rt);\n+ break;\n+ case NM_WAIT:\n+ gen_cp0(env, ctx, OPC_WAIT, 0, 0);\n+ break;\n+ case NM_DERET:\n+ gen_cp0(env, ctx, OPC_DERET, 0, 0);\n+ break;\n+ case NM_ERETX:\n+ gen_cp0(env, ctx, OPC_ERET, 0, 0);\n+ break;\n+#endif\n+ default:\n+ generate_exception_end(ctx, EXCP_RI);\n+ break;\n+ }\n+ break;\n+ default:\n+ generate_exception_end(ctx, EXCP_RI);\n+ break;\n+ }\n+}\n+\n static void gen_pool32f_nanomips_insn(DisasContext *ctx)\n {\n int rt, rs, rd;\n@@ -17214,6 +17295,14 @@ static int decode_nanomips_32_48_opc(CPUMIPSState *env, DisasContext *ctx)\n gen_pool32a0_nanomips_insn(ctx);\n break;\n case NM_POOL32A7:\n+ switch (extract32(ctx->opcode, 3, 3)) {\n+ case NM_POOL32AXF:\n+ gen_pool32axf_nanomips_insn(env, ctx);\n+ break;\n+ default:\n+ generate_exception_end(ctx, EXCP_RI);\n+ break;\n+ }\n break;\n default:\n generate_exception_end(ctx, EXCP_RI);\n", "prefixes": [ "v7", "31/80" ] }