Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/894353/?format=api
{ "id": 894353, "url": "http://patchwork.ozlabs.org/api/patches/894353/?format=api", "web_url": "http://patchwork.ozlabs.org/project/intel-wired-lan/patch/1522695990-31082-2-git-send-email-okaya@codeaurora.org/", "project": { "id": 46, "url": "http://patchwork.ozlabs.org/api/projects/46/?format=api", "name": "Intel Wired Ethernet development", "link_name": "intel-wired-lan", "list_id": "intel-wired-lan.osuosl.org", "list_email": "intel-wired-lan@osuosl.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<1522695990-31082-2-git-send-email-okaya@codeaurora.org>", "list_archive_url": null, "date": "2018-04-02T19:06:24", "name": "[v8,1/7] i40e/i40evf: Eliminate duplicate barriers on weakly-ordered archs", "commit_ref": null, "pull_url": null, "state": "changes-requested", "archived": false, "hash": "0e646296efc780bf78291ab8a169742abcc28012", "submitter": { "id": 67496, "url": "http://patchwork.ozlabs.org/api/people/67496/?format=api", "name": "Sinan Kaya", "email": "okaya@codeaurora.org" }, "delegate": { "id": 68, "url": "http://patchwork.ozlabs.org/api/users/68/?format=api", "username": "jtkirshe", "first_name": "Jeff", "last_name": "Kirsher", "email": "jeffrey.t.kirsher@intel.com" }, "mbox": "http://patchwork.ozlabs.org/project/intel-wired-lan/patch/1522695990-31082-2-git-send-email-okaya@codeaurora.org/mbox/", "series": [ { "id": 37041, "url": "http://patchwork.ozlabs.org/api/series/37041/?format=api", "web_url": "http://patchwork.ozlabs.org/project/intel-wired-lan/list/?series=37041", "date": "2018-04-02T19:06:25", "name": "[v8,1/7] i40e/i40evf: Eliminate duplicate barriers on weakly-ordered archs", "version": 8, "mbox": "http://patchwork.ozlabs.org/series/37041/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/894353/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/894353/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<intel-wired-lan-bounces@osuosl.org>", "X-Original-To": [ "incoming@patchwork.ozlabs.org", "intel-wired-lan@lists.osuosl.org" ], "Delivered-To": [ "patchwork-incoming@bilbo.ozlabs.org", "intel-wired-lan@lists.osuosl.org" ], "Authentication-Results": [ "ozlabs.org;\n\tspf=pass (mailfrom) smtp.mailfrom=osuosl.org\n\t(client-ip=140.211.166.136; helo=silver.osuosl.org;\n\tenvelope-from=intel-wired-lan-bounces@osuosl.org;\n\treceiver=<UNKNOWN>)", "ozlabs.org; dmarc=none (p=none dis=none)\n\theader.from=codeaurora.org", "ozlabs.org;\n\tdkim=fail reason=\"signature verification failed\" (1024-bit key;\n\tunprotected) header.d=codeaurora.org header.i=@codeaurora.org\n\theader.b=\"XBDJ/saS\"; \n\tdkim=fail reason=\"signature verification failed\" (1024-bit key)\n\theader.d=codeaurora.org header.i=@codeaurora.org\n\theader.b=\"XBDJ/saS\"; dkim-atps=neutral", "pdx-caf-mail.web.codeaurora.org;\n\tdmarc=none (p=none dis=none) header.from=codeaurora.org", "pdx-caf-mail.web.codeaurora.org;\n\tspf=none smtp.mailfrom=okaya@codeaurora.org" ], "Received": [ "from silver.osuosl.org (smtp3.osuosl.org [140.211.166.136])\n\t(using TLSv1.2 with cipher AECDH-AES256-SHA (256/256 bits))\n\t(No client certificate requested)\n\tby ozlabs.org (Postfix) with ESMTPS id 40FMCX5Ltjz9s1w\n\tfor <incoming@patchwork.ozlabs.org>;\n\tTue, 3 Apr 2018 05:06:48 +1000 (AEST)", "from localhost (localhost [127.0.0.1])\n\tby silver.osuosl.org (Postfix) with ESMTP id E501C30A55;\n\tMon, 2 Apr 2018 19:06:46 +0000 (UTC)", "from silver.osuosl.org ([127.0.0.1])\n\tby localhost (.osuosl.org [127.0.0.1]) (amavisd-new, port 10024)\n\twith ESMTP id XGRH2xKOoGcJ; Mon, 2 Apr 2018 19:06:44 +0000 (UTC)", "from ash.osuosl.org (ash.osuosl.org [140.211.166.34])\n\tby silver.osuosl.org (Postfix) with ESMTP id D284C30A52;\n\tMon, 2 Apr 2018 19:06:44 +0000 (UTC)", "from hemlock.osuosl.org (smtp2.osuosl.org [140.211.166.133])\n\tby ash.osuosl.org (Postfix) with ESMTP id 16FA51C066A\n\tfor <intel-wired-lan@lists.osuosl.org>;\n\tMon, 2 Apr 2018 19:06:43 +0000 (UTC)", "from localhost (localhost [127.0.0.1])\n\tby hemlock.osuosl.org (Postfix) with ESMTP id 133EB88FF2\n\tfor <intel-wired-lan@lists.osuosl.org>;\n\tMon, 2 Apr 2018 19:06:43 +0000 (UTC)", "from hemlock.osuosl.org ([127.0.0.1])\n\tby localhost (.osuosl.org [127.0.0.1]) (amavisd-new, port 10024)\n\twith ESMTP id T3NTHr2Tg7Lp for <intel-wired-lan@lists.osuosl.org>;\n\tMon, 2 Apr 2018 19:06:41 +0000 (UTC)", "from smtp.codeaurora.org (smtp.codeaurora.org [198.145.29.96])\n\tby hemlock.osuosl.org (Postfix) with ESMTPS id 56CE988FD8\n\tfor <intel-wired-lan@lists.osuosl.org>;\n\tMon, 2 Apr 2018 19:06:39 +0000 (UTC)", "by smtp.codeaurora.org (Postfix, from userid 1000)\n\tid D744E6081A; Mon, 2 Apr 2018 19:06:38 +0000 (UTC)", "from drakthul.qualcomm.com (global_nat1_iad_fw.qualcomm.com\n\t[129.46.232.65])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits))\n\t(No client certificate requested)\n\t(Authenticated sender: okaya@smtp.codeaurora.org)\n\tby smtp.codeaurora.org (Postfix) with ESMTPSA id 224C1602B7;\n\tMon, 2 Apr 2018 19:06:37 +0000 (UTC)" ], "X-Virus-Scanned": [ "amavisd-new at osuosl.org", "amavisd-new at osuosl.org" ], "X-Greylist": "domain auto-whitelisted by SQLgrey-1.7.6", "DKIM-Signature": [ "v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org;\n\ts=default; t=1522695998;\n\tbh=fA+Wzv0D4q8z1f4ZGey1+YU9qxkjJ+c0CGd0j/E750s=;\n\th=From:To:Cc:Subject:Date:In-Reply-To:References:From;\n\tb=XBDJ/saSzUmTjDmN93XbhYjI7O4DK9KgrtHIWo8e3X+LnNMNoyd30rE0xZHG46ojP\n\tlwvBwCB+VjSkVHDYvvghArUiY54FAYX0Ucdw+qJyLBqhfSW30E3TAG9Ke6T8c0S8tc\n\tY2dwtS1rirE7jb43omxjt7oXx9CYv7UYuGlGIROs=", "v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org;\n\ts=default; t=1522695998;\n\tbh=fA+Wzv0D4q8z1f4ZGey1+YU9qxkjJ+c0CGd0j/E750s=;\n\th=From:To:Cc:Subject:Date:In-Reply-To:References:From;\n\tb=XBDJ/saSzUmTjDmN93XbhYjI7O4DK9KgrtHIWo8e3X+LnNMNoyd30rE0xZHG46ojP\n\tlwvBwCB+VjSkVHDYvvghArUiY54FAYX0Ucdw+qJyLBqhfSW30E3TAG9Ke6T8c0S8tc\n\tY2dwtS1rirE7jb43omxjt7oXx9CYv7UYuGlGIROs=" ], "DMARC-Filter": "OpenDMARC Filter v1.3.2 smtp.codeaurora.org 224C1602B7", "From": "Sinan Kaya <okaya@codeaurora.org>", "To": "jeffrey.t.kirsher@intel.com", "Date": "Mon, 2 Apr 2018 15:06:24 -0400", "Message-Id": "<1522695990-31082-2-git-send-email-okaya@codeaurora.org>", "X-Mailer": "git-send-email 2.7.4", "In-Reply-To": "<1522695990-31082-1-git-send-email-okaya@codeaurora.org>", "References": "<1522695990-31082-1-git-send-email-okaya@codeaurora.org>", "MIME-Version": "1.0", "Subject": "[Intel-wired-lan] [PATCH v8 1/7] i40e/i40evf: Eliminate duplicate\n\tbarriers on weakly-ordered archs", "X-BeenThere": "intel-wired-lan@osuosl.org", "X-Mailman-Version": "2.1.24", "Precedence": "list", "List-Id": "Intel Wired Ethernet Linux Kernel Driver Development\n\t<intel-wired-lan.osuosl.org>", "List-Unsubscribe": "<https://lists.osuosl.org/mailman/options/intel-wired-lan>, \n\t<mailto:intel-wired-lan-request@osuosl.org?subject=unsubscribe>", "List-Archive": "<http://lists.osuosl.org/pipermail/intel-wired-lan/>", "List-Post": "<mailto:intel-wired-lan@osuosl.org>", "List-Help": "<mailto:intel-wired-lan-request@osuosl.org?subject=help>", "List-Subscribe": "<https://lists.osuosl.org/mailman/listinfo/intel-wired-lan>, \n\t<mailto:intel-wired-lan-request@osuosl.org?subject=subscribe>", "Cc": "sulrich@codeaurora.org, netdev@vger.kernel.org, timur@codeaurora.org,\n\tlinux-kernel@vger.kernel.org, Sinan Kaya <okaya@codeaurora.org>,\n\tintel-wired-lan@lists.osuosl.org, linux-arm-msm@vger.kernel.org,\n\tlinux-arm-kernel@lists.infradead.org", "Content-Type": "text/plain; charset=\"us-ascii\"", "Content-Transfer-Encoding": "7bit", "Errors-To": "intel-wired-lan-bounces@osuosl.org", "Sender": "\"Intel-wired-lan\" <intel-wired-lan-bounces@osuosl.org>" }, "content": "memory-barriers.txt has been updated as follows:\n\n\"When using writel(), a prior wmb() is not needed to guarantee that the\ncache coherent memory writes have completed before writing to the MMIO\nregion.\"\n\nRemove old IA-64 comments in the code along with unneeded wmb() in front\nof writel().\n\nThere are places in the code where wmb() has been used as a double barrier\nfor CPU and IO in place of smp_wmb() and wmb() as an optimization. For\nsuch places, keep the wmb() but replace the following writel() with\nwritel_relaxed() to have a sequence as\n\nwmb()\nwritel_relaxed()\nmmio_wb()\n\nSigned-off-by: Sinan Kaya <okaya@codeaurora.org>\n---\n drivers/net/ethernet/intel/i40e/i40e_txrx.c | 22 +++++++++-------------\n drivers/net/ethernet/intel/i40evf/i40e_txrx.c | 8 +-------\n 2 files changed, 10 insertions(+), 20 deletions(-)", "diff": "diff --git a/drivers/net/ethernet/intel/i40e/i40e_txrx.c b/drivers/net/ethernet/intel/i40e/i40e_txrx.c\nindex f174c72..1b9fa7a 100644\n--- a/drivers/net/ethernet/intel/i40e/i40e_txrx.c\n+++ b/drivers/net/ethernet/intel/i40e/i40e_txrx.c\n@@ -186,7 +186,13 @@ static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,\n \t/* Mark the data descriptor to be watched */\n \tfirst->next_to_watch = tx_desc;\n \n-\twritel(tx_ring->next_to_use, tx_ring->tail);\n+\twritel_relaxed(tx_ring->next_to_use, tx_ring->tail);\n+\n+\t/* We need this if more than one processor can write to our tail\n+\t * at a time, it synchronizes IO on IA64/Altix systems\n+\t */\n+\tmmiowb();\n+\n \treturn 0;\n \n dma_fail:\n@@ -1523,12 +1529,6 @@ static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)\n \t/* update next to alloc since we have filled the ring */\n \trx_ring->next_to_alloc = val;\n \n-\t/* Force memory writes to complete before letting h/w\n-\t * know there are new descriptors to fetch. (Only\n-\t * applicable for weak-ordered memory model archs,\n-\t * such as IA-64).\n-\t */\n-\twmb();\n \twritel(val, rx_ring->tail);\n }\n \n@@ -2274,11 +2274,7 @@ static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring,\n \n static inline void i40e_xdp_ring_update_tail(struct i40e_ring *xdp_ring)\n {\n-\t/* Force memory writes to complete before letting h/w\n-\t * know there are new descriptors to fetch.\n-\t */\n-\twmb();\n-\twritel_relaxed(xdp_ring->next_to_use, xdp_ring->tail);\n+\twritel(xdp_ring->next_to_use, xdp_ring->tail);\n }\n \n /**\n@@ -3444,7 +3440,7 @@ static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,\n \n \t/* notify HW of packet */\n \tif (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {\n-\t\twritel(i, tx_ring->tail);\n+\t\twritel_relaxed(i, tx_ring->tail);\n \n \t\t/* we need this if more than one processor can write to our tail\n \t\t * at a time, it synchronizes IO on IA64/Altix systems\ndiff --git a/drivers/net/ethernet/intel/i40evf/i40e_txrx.c b/drivers/net/ethernet/intel/i40evf/i40e_txrx.c\nindex 12bd937..eb5556e 100644\n--- a/drivers/net/ethernet/intel/i40evf/i40e_txrx.c\n+++ b/drivers/net/ethernet/intel/i40evf/i40e_txrx.c\n@@ -804,12 +804,6 @@ static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)\n \t/* update next to alloc since we have filled the ring */\n \trx_ring->next_to_alloc = val;\n \n-\t/* Force memory writes to complete before letting h/w\n-\t * know there are new descriptors to fetch. (Only\n-\t * applicable for weak-ordered memory model archs,\n-\t * such as IA-64).\n-\t */\n-\twmb();\n \twritel(val, rx_ring->tail);\n }\n \n@@ -2379,7 +2373,7 @@ static inline void i40evf_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,\n \n \t/* notify HW of packet */\n \tif (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {\n-\t\twritel(i, tx_ring->tail);\n+\t\twritel_relaxed(i, tx_ring->tail);\n \n \t\t/* we need this if more than one processor can write to our tail\n \t\t * at a time, it synchronizes IO on IA64/Altix systems\n", "prefixes": [ "v8", "1/7" ] }