Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/807066/?format=api
{ "id": 807066, "url": "http://patchwork.ozlabs.org/api/patches/807066/?format=api", "web_url": "http://patchwork.ozlabs.org/project/uboot/patch/1504003561-6290-13-git-send-email-tien.fong.chee@intel.com/", "project": { "id": 18, "url": "http://patchwork.ozlabs.org/api/projects/18/?format=api", "name": "U-Boot", "link_name": "uboot", "list_id": "u-boot.lists.denx.de", "list_email": "u-boot@lists.denx.de", "web_url": null, "scm_url": null, "webscm_url": null, "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<1504003561-6290-13-git-send-email-tien.fong.chee@intel.com>", "list_archive_url": null, "date": "2017-08-29T10:45:54", "name": "[U-Boot,12/19] doc: dtbinding: Add Intel Arria 10 SoCFPGA chosen binding", "commit_ref": null, "pull_url": null, "state": "superseded", "archived": false, "hash": "c800ba7abd24671c75a7d6973a0d46b162f8117f", "submitter": { "id": 70549, "url": "http://patchwork.ozlabs.org/api/people/70549/?format=api", "name": "Chee, Tien Fong", "email": "tien.fong.chee@intel.com" }, "delegate": { "id": 1699, "url": "http://patchwork.ozlabs.org/api/users/1699/?format=api", "username": "marex", "first_name": "Marek", "last_name": "Vasut", "email": "marek.vasut@gmail.com" }, "mbox": "http://patchwork.ozlabs.org/project/uboot/patch/1504003561-6290-13-git-send-email-tien.fong.chee@intel.com/mbox/", "series": [ { "id": 345, "url": "http://patchwork.ozlabs.org/api/series/345/?format=api", "web_url": "http://patchwork.ozlabs.org/project/uboot/list/?series=345", "date": "2017-08-29T10:45:42", "name": "Add FPGA, SDRAM drivers and booting to U-boot", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/345/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/807066/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/807066/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<u-boot-bounces@lists.denx.de>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@bilbo.ozlabs.org", "Authentication-Results": "ozlabs.org;\n\tspf=none (mailfrom) smtp.mailfrom=lists.denx.de\n\t(client-ip=81.169.180.215; helo=lists.denx.de;\n\tenvelope-from=u-boot-bounces@lists.denx.de;\n\treceiver=<UNKNOWN>)", "Received": [ "from lists.denx.de (dione.denx.de [81.169.180.215])\n\tby ozlabs.org (Postfix) with ESMTP id 3xhSC3406mz9sR9\n\tfor <incoming@patchwork.ozlabs.org>;\n\tTue, 29 Aug 2017 22:10:39 +1000 (AEST)", "by lists.denx.de (Postfix, from userid 105)\n\tid 035B0C2209D; Tue, 29 Aug 2017 11:15:03 +0000 (UTC)", "from lists.denx.de (localhost [IPv6:::1])\n\tby lists.denx.de (Postfix) with ESMTP id DA4BBC21F37;\n\tTue, 29 Aug 2017 11:14:56 +0000 (UTC)", "by lists.denx.de (Postfix, from userid 105)\n\tid 065EAC21F37; Tue, 29 Aug 2017 10:46:39 +0000 (UTC)", "from mga11.intel.com (mga11.intel.com [192.55.52.93])\n\tby lists.denx.de (Postfix) with ESMTPS id 1C71BC22042\n\tfor <u-boot@lists.denx.de>; Tue, 29 Aug 2017 10:46:35 +0000 (UTC)", "from orsmga005.jf.intel.com ([10.7.209.41])\n\tby fmsmga102.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384;\n\t29 Aug 2017 03:46:35 -0700", "from tfchee-mobl.gar.corp.intel.com (HELO tienfong.fm.intel.com,\n\t) ([10.226.242.65])\n\tby orsmga005.jf.intel.com with ESMTP; 29 Aug 2017 03:46:33 -0700" ], "X-Spam-Checker-Version": "SpamAssassin 3.4.0 (2014-02-07) on lists.denx.de", "X-Spam-Level": "", "X-Spam-Status": "No, score=-5.0 required=5.0 tests=RCVD_IN_DNSWL_HI\n\tautolearn=unavailable autolearn_force=no version=3.4.0", "X-ExtLoop1": "1", "X-IronPort-AV": "E=Sophos;i=\"5.41,444,1498546800\"; d=\"scan'208\";a=\"143176684\"", "From": "tien.fong.chee@intel.com", "To": "u-boot@lists.denx.de", "Date": "Tue, 29 Aug 2017 18:45:54 +0800", "Message-Id": "<1504003561-6290-13-git-send-email-tien.fong.chee@intel.com>", "X-Mailer": "git-send-email 2.7.4", "In-Reply-To": "<1504003561-6290-1-git-send-email-tien.fong.chee@intel.com>", "References": "<1504003561-6290-1-git-send-email-tien.fong.chee@intel.com>", "Cc": "Marek Vasut <marex@denx.de>, Tien Fong Chee <tien.fong.chee@intel.com>, \n\tChing Liang See <chin.liang.see@intel.com>,\n\tTien Fong <skywindctf@gmail.com>, \n\tWestergteen Dalon <dalon.westergreen@intel.com>", "Subject": "[U-Boot] [PATCH 12/19] doc: dtbinding: Add Intel Arria 10 SoCFPGA\n\tchosen binding", "X-BeenThere": "u-boot@lists.denx.de", "X-Mailman-Version": "2.1.18", "Precedence": "list", "List-Id": "U-Boot discussion <u-boot.lists.denx.de>", "List-Unsubscribe": "<https://lists.denx.de/options/u-boot>,\n\t<mailto:u-boot-request@lists.denx.de?subject=unsubscribe>", "List-Archive": "<http://lists.denx.de/pipermail/u-boot/>", "List-Post": "<mailto:u-boot@lists.denx.de>", "List-Help": "<mailto:u-boot-request@lists.denx.de?subject=help>", "List-Subscribe": "<https://lists.denx.de/listinfo/u-boot>,\n\t<mailto:u-boot-request@lists.denx.de?subject=subscribe>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "base64", "Errors-To": "u-boot-bounces@lists.denx.de", "Sender": "\"U-Boot\" <u-boot-bounces@lists.denx.de>" }, "content": "From: Tien Fong Chee <tien.fong.chee@intel.com>\n\nThis patch adding the Intel Arria 10 SoCFPGA chosen binding info.\n\nSigned-off-by: Tien Fong Chee <tien.fong.chee@intel.com>\n---\n doc/device-tree-bindings/chosen.txt | 45 +++++++++++++++++++++++++++++++++++\n 1 files changed, 45 insertions(+), 0 deletions(-)", "diff": "diff --git a/doc/device-tree-bindings/chosen.txt b/doc/device-tree-bindings/chosen.txt\nindex 5625d21..09473a5 100644\n--- a/doc/device-tree-bindings/chosen.txt\n+++ b/doc/device-tree-bindings/chosen.txt\n@@ -63,3 +63,48 @@ Example\n \t\tu-boot,spl-boot-order = &sdmmc, \"/sdhci@fe330000\";\n \t};\n };\n+\n+Intel SoCFPGA\n+--------------\n+\n+Arria 10 FPGA design filename and partition properties\n+------------------------------------------------------\n+In Intel Arria 10 SoCFPGA, FPGA is programmed by both SPL and U-boot.\n+Those FPGA designs are normally stored in the flashes, it could be in SDMMC,\n+QSPI and NAND.\n+For bootloader to know where to look those files and how to program the FPGA,\n+those files' filename, and flash partition are defined in device tree.\n+There are three properties as shown in below:\n+\n+Example\n+-------\n+/ {\n+\tchosen {\n+\t\tcff-file = \"ghrd_10as066n2.periph.rbf.mkimage\";\n+\t};\n+};\n+\n+cff-file is assigned with peripheral raw binary filename. Peripheral raw binary\n+file is used to configure FPGA IOs, IO48, DDR and PLL.\n+\n+/ {\n+\tchosen {\n+\t\tcffcore-file = \"ghrd_10as066n2.core.rbf.mkimage\";\n+\t};\n+};\n+\n+cffcore-file is assigned with core raw binary filename. Core raw binary\n+file contains FPGA design, which is used to configure FPGA CRAM and ERAM.\n+\n+/ {\n+\tchosen {\n+\t\tcff_devpart = \"0:1\";\n+\t};\n+};\n+\n+cff_devpart is assigned to partition(default: FAT) where cff-file and\n+cffcore-file are stored.\n+[<dev{:part}>] dev is flash device number and part is flash partition.\n+\n+Note: For cff-file, the device number is always zero, and only the partition\n+could be defined by user.\n", "prefixes": [ "U-Boot", "12/19" ] }