Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/806657/?format=api
{ "id": 806657, "url": "http://patchwork.ozlabs.org/api/patches/806657/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/1503938283-12404-6-git-send-email-sundeep.lkml@gmail.com/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<1503938283-12404-6-git-send-email-sundeep.lkml@gmail.com>", "list_archive_url": null, "date": "2017-08-28T16:38:03", "name": "[Qemu,devel,v7,5/5] msf2: Add Emcraft's Smartfusion2 SOM kit", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "f9e5d5934b081748b7ab6908a0c8c98652c721ea", "submitter": { "id": 64324, "url": "http://patchwork.ozlabs.org/api/people/64324/?format=api", "name": "sundeep subbaraya", "email": "sundeep.lkml@gmail.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/1503938283-12404-6-git-send-email-sundeep.lkml@gmail.com/mbox/", "series": [ { "id": 213, "url": "http://patchwork.ozlabs.org/api/series/213/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=213", "date": "2017-08-28T16:37:58", "name": "Add support for Smartfusion2 SoC", "version": 7, "mbox": "http://patchwork.ozlabs.org/series/213/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/806657/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/806657/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@bilbo.ozlabs.org", "Authentication-Results": [ "ozlabs.org;\n\tspf=pass (mailfrom) smtp.mailfrom=nongnu.org\n\t(client-ip=2001:4830:134:3::11; helo=lists.gnu.org;\n\tenvelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n\treceiver=<UNKNOWN>)", "ozlabs.org;\n\tdkim=fail reason=\"signature verification failed\" (2048-bit key;\n\tunprotected) header.d=gmail.com header.i=@gmail.com\n\theader.b=\"qIj7Rppn\"; dkim-atps=neutral" ], "Received": [ "from lists.gnu.org (lists.gnu.org [IPv6:2001:4830:134:3::11])\n\t(using TLSv1 with cipher AES256-SHA (256/256 bits))\n\t(No client certificate requested)\n\tby ozlabs.org (Postfix) with ESMTPS id 3xgyCn2RKyz9s4q\n\tfor <incoming@patchwork.ozlabs.org>;\n\tTue, 29 Aug 2017 02:39:33 +1000 (AEST)", "from localhost ([::1]:40609 helo=lists.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.71) (envelope-from\n\t<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>)\n\tid 1dmN4V-0002IG-6p\n\tfor incoming@patchwork.ozlabs.org; Mon, 28 Aug 2017 12:39:31 -0400", "from eggs.gnu.org ([2001:4830:134:3::10]:45228)\n\tby lists.gnu.org with esmtp (Exim 4.71)\n\t(envelope-from <sundeep.lkml@gmail.com>) id 1dmN3Y-00023P-MK\n\tfor qemu-devel@nongnu.org; Mon, 28 Aug 2017 12:38:33 -0400", "from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71)\n\t(envelope-from <sundeep.lkml@gmail.com>) id 1dmN3X-0003h8-GE\n\tfor qemu-devel@nongnu.org; Mon, 28 Aug 2017 12:38:32 -0400", "from mail-pg0-x244.google.com ([2607:f8b0:400e:c05::244]:32803)\n\tby eggs.gnu.org with esmtps (TLS1.0:RSA_AES_128_CBC_SHA1:16)\n\t(Exim 4.71) (envelope-from <sundeep.lkml@gmail.com>)\n\tid 1dmN3X-0003eB-87; Mon, 28 Aug 2017 12:38:31 -0400", "by mail-pg0-x244.google.com with SMTP id m15so749568pgc.0;\n\tMon, 28 Aug 2017 09:38:31 -0700 (PDT)", "from localhost.localdomain ([124.123.70.3])\n\tby smtp.gmail.com with ESMTPSA id\n\tn66sm1935015pfi.44.2017.08.28.09.38.27\n\t(version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128);\n\tMon, 28 Aug 2017 09:38:29 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025;\n\th=from:to:cc:subject:date:message-id:in-reply-to:references;\n\tbh=yBMbxk0owmgYZeQbWPEv6cWTGrUk61tkgpxfm3/VIFg=;\n\tb=qIj7RppnyrVEDm3QRwAt6ol03ZjSUY21TZgdNcevNnaGmc9TziT2EUq7VoSs8wVQK2\n\t+y1N3lpCR9punJDD/UGnz7NaWlyC/Aszh4NbXPgOnXmT/T+9QHG2lROsXUdWCvSD8qYy\n\tBziOLPAzt97H2hiNEnAIioUEV7fex+vzIYRizsHVaoZ3hdPUVqpGdCdGhSK+k85AK8iv\n\tIZBZ8zCcLn1ArkLcA5e3xAKxkGfzjtnBjRm/30swcZdJtD6XOTviYTExtOhOz00Vg7dF\n\t5ajzSpis5pOB0uJx6zWKRb7hSQYblpr/pp5Wbn3+ZGZCpIAie8WQrBXHjkv4L93CFrJA\n\t0CCg==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n\td=1e100.net; s=20161025;\n\th=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to\n\t:references;\n\tbh=yBMbxk0owmgYZeQbWPEv6cWTGrUk61tkgpxfm3/VIFg=;\n\tb=GaFht+9PBhPtLfsov2Hgt81rNZNzLSVQxjx2t/wpAoguU32AwF5MQSNofleb/8wnCI\n\tGWND3HTqQrZ2mYks0/XJhLFMpGvSRrMYQ2kyuGApgsXL1ZwY9EzzktHrocs/43/P4Uc7\n\tgMZZXpHc4RZ7cvvam3l36kZgc56we6za7afXyPLXqxaUQXBNdjr7rvtu9mY6eMuwWRVR\n\tSvoH9vDiB89JV7T7mkWKKNvWaPIzr5TKel1NmyO+uoAD1kB6bYeNj48lbH3S6Yme89sA\n\tAnLx7hpIrUiP1vYE/yNOJO3Q3NqyhStvfiwpyAfRw/0LpzBLf9qVR9+o3sYEV66nJloh\n\t+SOQ==", "X-Gm-Message-State": "AHYfb5jpwtE2f99d/mAy3IozSUT75DvZVOAEE4Jy7y4/A4XyKiPf/x8C\n\thZsbqnodBPze10hw", "X-Google-Smtp-Source": "ADKCNb5UNyYa3A+HgdATUc4z6aTTA9b79/HKmuoCXnuFZ0pMOoddZ5oR08zppTGrseGUDMguhXYhhw==", "X-Received": "by 10.84.238.134 with SMTP id v6mr1432828plk.187.1503938310221; \n\tMon, 28 Aug 2017 09:38:30 -0700 (PDT)", "From": "Subbaraya Sundeep <sundeep.lkml@gmail.com>", "To": "qemu-devel@nongnu.org,\n\tqemu-arm@nongnu.org", "Date": "Mon, 28 Aug 2017 22:08:03 +0530", "Message-Id": "<1503938283-12404-6-git-send-email-sundeep.lkml@gmail.com>", "X-Mailer": "git-send-email 2.5.0", "In-Reply-To": "<1503938283-12404-1-git-send-email-sundeep.lkml@gmail.com>", "References": "<1503938283-12404-1-git-send-email-sundeep.lkml@gmail.com>", "X-detected-operating-system": "by eggs.gnu.org: Genre and OS details not\n\trecognized.", "X-Received-From": "2607:f8b0:400e:c05::244", "Subject": "[Qemu-devel] [Qemu devel v7 PATCH 5/5] msf2: Add Emcraft's\n\tSmartfusion2 SOM kit", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.21", "Precedence": "list", "List-Id": "<qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n\t<mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<http://lists.nongnu.org/archive/html/qemu-devel/>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n\t<mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Cc": "peter.maydell@linaro.org, Subbaraya Sundeep <sundeep.lkml@gmail.com>,\n\tf4bug@amsat.org, alistair23@gmail.com, crosthwaite.peter@gmail.com", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "\"Qemu-devel\"\n\t<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>" }, "content": "Emulated Emcraft's Smartfusion2 System On Module starter\nkit.\n\nSigned-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com>\n---\n hw/arm/Makefile.objs | 2 +-\n hw/arm/msf2-som.c | 94 ++++++++++++++++++++++++++++++++++++++++++++++++++++\n 2 files changed, 95 insertions(+), 1 deletion(-)\n create mode 100644 hw/arm/msf2-som.c", "diff": "diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs\nindex df36a03..e81a7dc 100644\n--- a/hw/arm/Makefile.objs\n+++ b/hw/arm/Makefile.objs\n@@ -19,4 +19,4 @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o\n obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o\n obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o\n obj-$(CONFIG_MPS2) += mps2.o\n-obj-$(CONFIG_MSF2) += msf2-soc.o\n+obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o\ndiff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c\nnew file mode 100644\nindex 0000000..fd89ba9\n--- /dev/null\n+++ b/hw/arm/msf2-som.c\n@@ -0,0 +1,94 @@\n+/*\n+ * SmartFusion2 SOM starter kit(from Emcraft) emulation.\n+ *\n+ * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>\n+ *\n+ * Permission is hereby granted, free of charge, to any person obtaining a copy\n+ * of this software and associated documentation files (the \"Software\"), to deal\n+ * in the Software without restriction, including without limitation the rights\n+ * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell\n+ * copies of the Software, and to permit persons to whom the Software is\n+ * furnished to do so, subject to the following conditions:\n+ *\n+ * The above copyright notice and this permission notice shall be included in\n+ * all copies or substantial portions of the Software.\n+ *\n+ * THE SOFTWARE IS PROVIDED \"AS IS\", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR\n+ * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,\n+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL\n+ * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER\n+ * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,\n+ * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN\n+ * THE SOFTWARE.\n+ */\n+\n+#include \"qemu/osdep.h\"\n+#include \"qapi/error.h\"\n+#include \"hw/boards.h\"\n+#include \"hw/arm/arm.h\"\n+#include \"exec/address-spaces.h\"\n+#include \"qemu/cutils.h\"\n+#include \"hw/arm/msf2-soc.h\"\n+\n+#define DDR_BASE_ADDRESS 0xA0000000\n+#define DDR_SIZE (64 * M_BYTE)\n+\n+#define M2S010_ENVM_SIZE (256 * K_BYTE)\n+#define M2S010_ESRAM_SIZE (64 * K_BYTE)\n+\n+static void emcraft_sf2_init(MachineState *machine)\n+{\n+ DeviceState *dev;\n+ DeviceState *spi_flash;\n+ MSF2State *soc;\n+ DriveInfo *dinfo = drive_get_next(IF_MTD);\n+ qemu_irq cs_line;\n+ SSIBus *spi_bus;\n+ MemoryRegion *sysmem = get_system_memory();\n+ MemoryRegion *ddr = g_new(MemoryRegion, 1);\n+\n+ memory_region_init_ram(ddr, NULL, \"ddr-ram\", DDR_SIZE,\n+ &error_fatal);\n+ memory_region_add_subregion(sysmem, DDR_BASE_ADDRESS, ddr);\n+\n+ dev = qdev_create(NULL, TYPE_MSF2_SOC);\n+ qdev_prop_set_string(dev, \"part-name\", \"M2S010\");\n+ qdev_prop_set_uint64(dev, \"eNVM-size\", M2S010_ENVM_SIZE);\n+ qdev_prop_set_uint64(dev, \"eSRAM-size\", M2S010_ESRAM_SIZE);\n+\n+ /*\n+ * CPU clock and peripheral clocks(APB0, APB1)are configurable\n+ * in Libero. CPU clock is divided by APB0 and APB1 divisors for\n+ * peripherals. Emcraft's SoM kit comes with these settings by default.\n+ */\n+ qdev_prop_set_uint32(dev, \"m3clk\", 142 * 1000000);\n+ qdev_prop_set_uint32(dev, \"apb0div\", 2);\n+ qdev_prop_set_uint32(dev, \"apb1div\", 2);\n+\n+ object_property_set_bool(OBJECT(dev), true, \"realized\", &error_fatal);\n+\n+ soc = MSF2_SOC(dev);\n+\n+ /* Attach SPI flash to SPI0 controller */\n+ spi_bus = (SSIBus *)qdev_get_child_bus(dev, \"spi0\");\n+ spi_flash = ssi_create_slave_no_init(spi_bus, \"s25sl12801\");\n+ qdev_prop_set_uint8(spi_flash, \"spansion-cr2nv\", 1);\n+ if (dinfo) {\n+ qdev_prop_set_drive(spi_flash, \"drive\", blk_by_legacy_dinfo(dinfo),\n+ &error_fatal);\n+ }\n+ qdev_init_nofail(spi_flash);\n+ cs_line = qdev_get_gpio_in_named(spi_flash, SSI_GPIO_CS, 0);\n+ sysbus_connect_irq(SYS_BUS_DEVICE(&soc->spi[0]), 1, cs_line);\n+\n+ armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,\n+ soc->envm_size);\n+}\n+\n+static void emcraft_sf2_machine_init(MachineClass *mc)\n+{\n+ mc->desc = \"SmartFusion2 SOM kit from Emcraft\";\n+ mc->init = emcraft_sf2_init;\n+}\n+\n+DEFINE_MACHINE(\"emcraft-sf2\", emcraft_sf2_machine_init)\n", "prefixes": [ "Qemu", "devel", "v7", "5/5" ] }