Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2227696/?format=api
{ "id": 2227696, "url": "http://patchwork.ozlabs.org/api/patches/2227696/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260424043014.46305-28-richard.henderson@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260424043014.46305-28-richard.henderson@linaro.org>", "list_archive_url": null, "date": "2026-04-24T04:30:01", "name": "[v2,27/40] target/arm: Implement F1CVTL, F1CVTL2, F2CVTL, F2CVTL2 for AdvSIMD", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "5ee9cca4abdcabb08646cd2c4df36c3ffeb377e1", "submitter": { "id": 72104, "url": "http://patchwork.ozlabs.org/api/people/72104/?format=api", "name": "Richard Henderson", "email": "richard.henderson@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260424043014.46305-28-richard.henderson@linaro.org/mbox/", "series": [ { "id": 501300, "url": "http://patchwork.ozlabs.org/api/series/501300/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=501300", "date": "2026-04-24T04:29:37", "name": "target/arm: Implement FEAT_FP8", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/501300/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2227696/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2227696/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=MPHFMMej;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g20XC3pLMz1yD5\n\tfor <incoming@patchwork.ozlabs.org>; Fri, 24 Apr 2026 14:36:11 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wG8DM-0002Jg-3L; Fri, 24 Apr 2026 00:32:28 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wG8DD-0001NR-MC\n for qemu-devel@nongnu.org; Fri, 24 Apr 2026 00:32:19 -0400", "from mail-oa1-x31.google.com ([2001:4860:4864:20::31])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wG8DB-0003Sy-J1\n for qemu-devel@nongnu.org; Fri, 24 Apr 2026 00:32:19 -0400", "by mail-oa1-x31.google.com with SMTP id\n 586e51a60fabf-40427db1300so5595063fac.0\n for <qemu-devel@nongnu.org>; Thu, 23 Apr 2026 21:32:17 -0700 (PDT)", "from stoup.. ([172.58.183.19]) by smtp.gmail.com with ESMTPSA id\n 586e51a60fabf-42b9ac54ec5sm18880864fac.13.2026.04.23.21.32.13\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Thu, 23 Apr 2026 21:32:15 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1777005136; x=1777609936; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=MCib0BGYEL+yIv2p4qc75g1dc9HJbacYoxAIh15CdAM=;\n b=MPHFMMejCNzIDvlBmvFYp/CIiflHUvQ2KxwYeBZfkCD8i72kc8AJzRbKrk5z2nH9EI\n JD5S+1Kk5V6N0IpgOyj8vsj2E7qPhxgec5Dd4rP2ypjPjv9o6qIbeKB63y7wm2aITlm3\n jEV0Tu3nSGaolmbi51XRXZVG3OQ9tCSXkYkPlqznmIqbJOpCivPL20X0V5sdsCFFgJQw\n G10D4Z3LjajqNuVljsxXPTA17i8Lf4Kq8sH40HawwHxK4sbzByZfJ39PEPRVo4AMq7aG\n PWE0dyUpv7QIF4Xth3Jm1Eh5vnoQZM0div+jDck57jF61jnjcuYqQ7KFzf5/eeydQd2p\n WsZQ==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1777005136; x=1777609936;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=MCib0BGYEL+yIv2p4qc75g1dc9HJbacYoxAIh15CdAM=;\n b=TA9FLvDwKGjfo+y19UW9iQu8tTVdY29l5XM6Kq9U1jZ11MTzTGcGOhKX6cehjpdLGk\n 04JzuQy7LJgpIZXQDl0KjQ8Rg1IY8CYKAaKZMzOu6GTD3xQfp5ctEh3l3TIMzIoLirCc\n dMno3wMtO+Fa/OKpNl1yKbVJInbhecY3ailqis/EWRgSLUbAmbeqFuDvI9Hk6I7HftTe\n 1TT1icMM+3aInycjgZ+Ov4CBdKYs3iNjgMM6I2nd4IEEfCwDPPbg2ByJiKixGeLWEQWp\n 8ThXCMSWCHodd8sdZZSRdp9cLWh+IIp/9tNVGVUoX52o7KqUc9EZKErlt5LWppsnIOvk\n Ifnw==", "X-Gm-Message-State": "AOJu0YxHB577Y9iNDRU6L0LoXmnTvRZzxXBbd+G1XzxSh6uo+78In6iG\n fT4PRRzDxKqIntnZYLGeByWqzv60MnjYEeCZv/fvE7l7Hm9rX1/ziYKMwYrk+FDaiIJ3hRDuILD\n CSapEN9w=", "X-Gm-Gg": "AeBDievurddZOWkg56+FrrUVChGa1nyBqYYbigWOgq1+8AwX5cVxdPTcVbR4uxLnAVk\n AqKvWJZUhRX7skYHCmqaIq9gjSf1r89WTt02BjDzhuPqiC2jh8ePHt04lWsBnqKKvbO2eq16HoN\n avje2OuWaUJH9Xkn+TdcFKHCkL4rm6V0p2wS86zPvsh88UVqDrTXutgRMTlax/aQDkm34IdYvTl\n b8gI/4FhBBshZqnJ/IVIh94KEYQRE1OfwF+Cr5j+2dx2CmHmD7+5bf8T9FGPP7Avd/l3pWCoczZ\n LUWmg0hCXrKiv/Q0A+5eBSRSXmA5QVUzfNlC3kaLqvazomELt3mTQkix1SVVaShe3bJ6yc5nU1y\n mWWNqC7ye/AS9vpPb19diO2UA1/ZLeTbGfISzdoOXtZmCKTTLuNBgcEt7RiZygOzc1lvtwRq38e\n +hVtlVg/mFCcQLLsosArBSHBt7oWzLorzpbxw0djjxYCQM0RZRJ1fLDw0fHLGfKg==", "X-Received": "by 2002:a05:6870:8a07:b0:417:ab68:fbaf with SMTP id\n 586e51a60fabf-42adecd155dmr17504613fac.20.1777005136220;\n Thu, 23 Apr 2026 21:32:16 -0700 (PDT)", "From": "Richard Henderson <richard.henderson@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "qemu-arm@nongnu.org", "Subject": "[PATCH v2 27/40] target/arm: Implement F1CVTL, F1CVTL2, F2CVTL,\n F2CVTL2 for AdvSIMD", "Date": "Fri, 24 Apr 2026 14:30:01 +1000", "Message-ID": "<20260424043014.46305-28-richard.henderson@linaro.org>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260424043014.46305-1-richard.henderson@linaro.org>", "References": "<20260424043014.46305-1-richard.henderson@linaro.org>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2001:4860:4864:20::31;\n envelope-from=richard.henderson@linaro.org; helo=mail-oa1-x31.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Signed-off-by: Richard Henderson <richard.henderson@linaro.org>\n---\n target/arm/tcg/helper-fp8-defs.h | 2 ++\n target/arm/tcg/fp8_helper.c | 42 ++++++++++++++++++++++++++++++++\n target/arm/tcg/translate-a64.c | 3 +++\n target/arm/tcg/a64.decode | 3 +++\n 4 files changed, 50 insertions(+)", "diff": "diff --git a/target/arm/tcg/helper-fp8-defs.h b/target/arm/tcg/helper-fp8-defs.h\nindex 966f83d796..718463422b 100644\n--- a/target/arm/tcg/helper-fp8-defs.h\n+++ b/target/arm/tcg/helper-fp8-defs.h\n@@ -7,3 +7,5 @@ DEF_HELPER_FLAGS_4(advsimd_bfcvtl, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n DEF_HELPER_FLAGS_4(sve2_bfcvt, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n DEF_HELPER_FLAGS_4(sme2_bfcvt_hb, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n DEF_HELPER_FLAGS_4(sme2_bfcvtl_hb, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n+\n+DEF_HELPER_FLAGS_4(advsimd_fcvtl_hb, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\ndiff --git a/target/arm/tcg/fp8_helper.c b/target/arm/tcg/fp8_helper.c\nindex daf9c35720..ed4923b1d5 100644\n--- a/target/arm/tcg/fp8_helper.c\n+++ b/target/arm/tcg/fp8_helper.c\n@@ -91,6 +91,16 @@ static void bfloat16_invalid_input(bfloat16 *d, size_t nelem, float_status *s)\n float_raise(float_flag_invalid | float_flag_invalid_snan, s);\n }\n \n+static void float16_invalid_input(float16 *d, size_t nelem, float_status *s)\n+{\n+ float16 dnan = float16_default_nan(s);\n+\n+ for (size_t i = 0; i < nelem; ++i) {\n+ d[i] = dnan;\n+ }\n+ float_raise(float_flag_invalid | float_flag_invalid_snan, s);\n+}\n+\n void HELPER(advsimd_bfcvtl)(void *vd, void *vn, CPUARMState *env, uint32_t desc)\n {\n FP8Context ctx = fp8_src_start(env, desc, 0x3f);\n@@ -122,6 +132,38 @@ void HELPER(advsimd_bfcvtl)(void *vd, void *vn, CPUARMState *env, uint32_t desc)\n clear_tail(vd, 16, simd_maxsz(desc));\n }\n \n+void HELPER(advsimd_fcvtl_hb)(void *vd, void *vn,\n+ CPUARMState *env, uint32_t desc)\n+{\n+ FP8Context ctx = fp8_src_start(env, desc, 0xf);\n+ uint8_t *n = vn, scratch[16];\n+ float16 *d = vd;\n+\n+ if (vd == vn) {\n+ n = memcpy(scratch, vn, 16);\n+ }\n+ n += ctx.high * 8;\n+\n+ switch (ctx.f8fmt) {\n+ case OFP8_E5M2:\n+ for (int i = 0; i < 8; ++i) {\n+ d[H2(i)] = float8_e5m2_to_float16(n[H1(i)], ctx.scale, &ctx.stat);\n+ }\n+ break;\n+ case OFP8_E4M3:\n+ for (int i = 0; i < 8; ++i) {\n+ d[H2(i)] = float8_e4m3_to_float16(n[H1(i)], ctx.scale, &ctx.stat);\n+ }\n+ break;\n+ default:\n+ float16_invalid_input(d, 8, &ctx.stat);\n+ break;\n+ }\n+\n+ fp8_finish(env, &ctx);\n+ clear_tail(vd, 16, simd_maxsz(desc));\n+}\n+\n void HELPER(sve2_bfcvt)(void *vd, void *vn, CPUARMState *env, uint32_t desc)\n {\n FP8Context ctx = fp8_src_start(env, desc, 0x3f);\ndiff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c\nindex d23d1a0bf5..b3fbc5f193 100644\n--- a/target/arm/tcg/translate-a64.c\n+++ b/target/arm/tcg/translate-a64.c\n@@ -10642,6 +10642,9 @@ static bool do_f8cvt(DisasContext *s, arg_qrr_e *a,\n return true;\n }\n \n+TRANS_FEAT(F1CVTL, aa64_f8cvt, do_f8cvt, a, gen_helper_advsimd_fcvtl_hb, false)\n+TRANS_FEAT(F2CVTL, aa64_f8cvt, do_f8cvt, a, gen_helper_advsimd_fcvtl_hb, true)\n+\n TRANS_FEAT(BF1CVTL, aa64_f8cvt, do_f8cvt, a, gen_helper_advsimd_bfcvtl, false)\n TRANS_FEAT(BF2CVTL, aa64_f8cvt, do_f8cvt, a, gen_helper_advsimd_bfcvtl, true)\n \ndiff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode\nindex b7aac148f2..26d31d0a33 100644\n--- a/target/arm/tcg/a64.decode\n+++ b/target/arm/tcg/a64.decode\n@@ -1910,6 +1910,9 @@ URSQRTE_v 0.10 1110 101 00001 11001 0 ..... ..... @qrr_s\n \n FCVTL_v 0.00 1110 0.1 00001 01111 0 ..... ..... @qrr_sd\n \n+F1CVTL 0.10 1110 001 00001 01111 0 ..... ..... @qrr_h\n+F2CVTL 0.10 1110 011 00001 01111 0 ..... ..... @qrr_h\n+\n BF1CVTL 0.10 1110 101 00001 01111 0 ..... ..... @qrr_h\n BF2CVTL 0.10 1110 111 00001 01111 0 ..... ..... @qrr_h\n \n", "prefixes": [ "v2", "27/40" ] }