Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2225867/?format=api
{ "id": 2225867, "url": "http://patchwork.ozlabs.org/api/patches/2225867/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421-mips-octeon-missing-insns-v2-v2-13-a0791df188c9@gmail.com/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260421-mips-octeon-missing-insns-v2-v2-13-a0791df188c9@gmail.com>", "list_archive_url": null, "date": "2026-04-21T17:27:40", "name": "[v2,13/13] target/mips: expose Octeon68XX floating-point support", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "9eeb1b1df7e9ea8770967c473b3ead3da328eaf8", "submitter": { "id": 66301, "url": "http://patchwork.ozlabs.org/api/people/66301/?format=api", "name": "James Hilliard", "email": "james.hilliard1@gmail.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421-mips-octeon-missing-insns-v2-v2-13-a0791df188c9@gmail.com/mbox/", "series": [ { "id": 500858, "url": "http://patchwork.ozlabs.org/api/series/500858/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=500858", "date": "2026-04-21T17:27:27", "name": "target/mips: add missing Octeon user-mode support", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/500858/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2225867/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2225867/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=gmail.com header.i=@gmail.com header.a=rsa-sha256\n header.s=20251104 header.b=rRB1NNKX;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g0Tq840Ncz1yCv\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 22 Apr 2026 03:28:52 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wFEtN-0003uW-8m; Tue, 21 Apr 2026 13:28:09 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <james.hilliard1@gmail.com>)\n id 1wFEtC-0003nd-0u\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 13:28:01 -0400", "from mail-oi1-x230.google.com ([2607:f8b0:4864:20::230])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <james.hilliard1@gmail.com>)\n id 1wFEt7-0006il-3W\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 13:27:57 -0400", "by mail-oi1-x230.google.com with SMTP id\n 5614622812f47-45f053b7b90so2575349b6e.0\n for <qemu-devel@nongnu.org>; Tue, 21 Apr 2026 10:27:52 -0700 (PDT)", "from mac.localdomain (97-118-149-104.hlrn.qwest.net.\n [97.118.149.104]) by smtp.gmail.com with ESMTPSA id\n 586e51a60fabf-42b8fe2c52bsm12209290fac.0.2026.04.21.10.27.50\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Tue, 21 Apr 2026 10:27:50 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=gmail.com; s=20251104; t=1776792471; x=1777397271; darn=nongnu.org;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:from:to:cc:subject:date:message-id\n :reply-to; bh=+e7gZVu3bd1B1TAOHHGq3QFvnnISVO6cYOLHr5lct+Q=;\n b=rRB1NNKX7y4SWJopLWqEdefBDzfKR+biOyj3j/GAHEF3ygsjwgsJx25t7ijFqDI5u4\n FlhMFQ/1lqtAZXmSCrhws8Ul5yfy3Bs3Q4J5siTq+xNd3rXFOZSHTx6HLm+tSGi5tbet\n uYTu/qyFB5TJqXmNlVZ31pkBR2q6qHkXy1FJu7JIVsH8U5x3VL3QISevCUvJTxFpPdB+\n fTpiL/n/JhxyzvLqTUeOam2fu1SJlWnWA1MgEzqR921rRLcqYcaS+BPHNaEmE3SBGBen\n gcbOsWCO7Oup/+eVGCNfK6p1/FiGGX0I7Zyj9RrrJYqN5wKR+BhTSBw0X89zlzr9gTqr\n pPug==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1776792471; x=1777397271;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to\n :cc:subject:date:message-id:reply-to;\n bh=+e7gZVu3bd1B1TAOHHGq3QFvnnISVO6cYOLHr5lct+Q=;\n b=CNgmlBjYcSgwAsXYqxX+rsDT6cmBF0kZi1zENAhYTLn1uzHW69WEYLJy3XbWVeBwNx\n frLwa0FGdCnu8tX1N6rFnqlTmANQwcez1C6JFzmibKA8Tt+kNXBbXjlZKO+O8lMpgtGy\n kRyoYHmqIG5VLiZGoW+X3Qo8jGiILo1K54IS7isKFg30P3pwJ9MkjIURyV3vQNPx83gl\n q3xWLlPkvUWQMS/1o4el0FvMW/By96Lg6wO4ChHiUyi1FTvrF+aOHBKW9ENl4E5ZqwZX\n JmtDGDVw0F54ziWb0liSg9Fr3gadwkJyuMAmaU7VqrOakRPDcQ1RQX4KI5wXevwMFq6G\n 8h1Q==", "X-Gm-Message-State": "AOJu0YzK/bsFlQ82vAVzfJ8GGWdswtO52J/Us0XfVawYntY/OfJZohPB\n IEafWn1KN1g2X2C/CN857yJnhGb5bFh/hh31NvGU6fJHW9abD6IW7kf1", "X-Gm-Gg": "AeBDies3O9Gmi2cc3GaqegW4agVMN9TdinynyOxnk7iBGKWhAYo+F1tq4dhfxKMcstQ\n 15xxJL8LLHS20VSyNF6pFzmi/DXAAB8I0x4YS4DmB1iwVQPvEQBaX5iZyrp67w68J8Y82kQoR1X\n vcY9IYIvuA5HAR5sTDK+bEH2E63AR1wVK7hXpQgfN0jtX/qPh0m8IrfuAViL9DZJUj709ss+B4N\n l6xaNHHvHOqDaWyFR/VL78xjlqZcDzp51PLC5tFwlNEGYkHRuhj4S1YCDAzAalw9AcGjvVhLXJ2\n AGGSFzzc8MzVRRdLfBt5Yf85iIAZSa3LqzKoFBbKitLjn806shz1yrCXR9QQFAOcs58VRa2zgeg\n Oy8Vpoibw+FlgH5XmGKcWrE2o3E8usqOSuEmG9PN7u6uEJHqDv0Cc1Pb2O+JQkko4oG0To5Xfbh\n uHuZhTP6azU6sFmoiqO6qatLq3ptbjsrGeKuVMN1+snntdi6ysglv26x3GQVVF4lpC+O14hgc3i\n OGA2JLDkZZLEJggwvbE5j/TQC3wRWLNxvXaM8UWSeR8OqzbeZy7sMVhKpwDJ0eNsSkjQsO9l6KZ\n 3bOBrw33nu9TQbS5", "X-Received": "by 2002:a05:6808:1441:b0:474:28c1:4877 with SMTP id\n 5614622812f47-4799cae8b90mr10299646b6e.39.1776792471480;\n Tue, 21 Apr 2026 10:27:51 -0700 (PDT)", "From": "James Hilliard <james.hilliard1@gmail.com>", "Date": "Tue, 21 Apr 2026 11:27:40 -0600", "Subject": "[PATCH v2 13/13] target/mips: expose Octeon68XX floating-point\n support", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "8bit", "Message-Id": "\n <20260421-mips-octeon-missing-insns-v2-v2-13-a0791df188c9@gmail.com>", "References": "\n <20260421-mips-octeon-missing-insns-v2-v2-0-a0791df188c9@gmail.com>", "In-Reply-To": "\n <20260421-mips-octeon-missing-insns-v2-v2-0-a0791df188c9@gmail.com>", "To": "qemu-devel@nongnu.org", "Cc": "Laurent Vivier <laurent@vivier.eu>,\n Pierrick Bouvier <pierrick.bouvier@linaro.org>, =?utf-8?q?Philippe_Mathieu?=\n\t=?utf-8?q?-Daud=C3=A9?= <philmd@linaro.org>,\n Aurelien Jarno <aurelien@aurel32.net>,\n Jiaxun Yang <jiaxun.yang@flygoat.com>,\n Aleksandar Rikalo <arikalo@gmail.com>, Huacai Chen <chenhuacai@kernel.org>,\n James Hilliard <james.hilliard1@gmail.com>", "X-Mailer": "b4 0.15.2", "Received-SPF": "pass client-ip=2607:f8b0:4864:20::230;\n envelope-from=james.hilliard1@gmail.com; helo=mail-oi1-x230.google.com", "X-Spam_score_int": "-17", "X-Spam_score": "-1.8", "X-Spam_bar": "-", "X-Spam_report": "(-1.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n FREEMAIL_ENVFROM_END_DIGIT=0.25, FREEMAIL_FROM=0.001,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Octeon68XX cores implement CP1. Advertise that in the CPU definition by\nsetting Config1.FP, enabling the writable Status bits, and providing the\nFCR0/FCR31 defaults used by this CPU model.\n\nThis lets guests observe the expected floating-point feature bits and\nuse CP1 with -cpu Octeon68XX.\n\nSigned-off-by: James Hilliard <james.hilliard1@gmail.com>\n\n---\nChanges v1 -> v2:\n - Move this CPU-model correction into a separate final patch.\n (suggested by Philippe Mathieu-Daudé)\n---\n target/mips/cpu-defs.c.inc | 10 ++++++++--\n 1 file changed, 8 insertions(+), 2 deletions(-)", "diff": "diff --git a/target/mips/cpu-defs.c.inc b/target/mips/cpu-defs.c.inc\nindex d93b9d341a..6c084fcaea 100644\n--- a/target/mips/cpu-defs.c.inc\n+++ b/target/mips/cpu-defs.c.inc\n@@ -997,7 +997,8 @@ const mips_def_t mips_defs[] =\n .CP0_PRid = 0x000D9100,\n .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | (0x2 << CP0C0_AT) |\n (MMU_TYPE_R4000 << CP0C0_MT),\n- .CP0_Config1 = MIPS_CONFIG1 | (0x3F << CP0C1_MMU) |\n+ .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) |\n+ (0x3F << CP0C1_MMU) |\n (1 << CP0C1_IS) | (4 << CP0C1_IL) | (1 << CP0C1_IA) |\n (1 << CP0C1_DS) | (4 << CP0C1_DL) | (1 << CP0C1_DA) |\n (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP),\n@@ -1011,7 +1012,12 @@ const mips_def_t mips_defs[] =\n .CP0_PageGrain = (1 << CP0PG_ELPA),\n .SYNCI_Step = 32,\n .CCRes = 2,\n- .CP0_Status_rw_bitmask = 0x12F8FFFF,\n+ .CP0_Status_rw_bitmask = 0x36F8FFFF,\n+ .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_3D) | (1 << FCR0_PS) |\n+ (1 << FCR0_L) | (1 << FCR0_W) | (1 << FCR0_D) |\n+ (1 << FCR0_S) | (0x00 << FCR0_PRID) | (0x0 << FCR0_REV),\n+ .CP1_fcr31 = 0,\n+ .CP1_fcr31_rw_bitmask = 0xFF83FFFF,\n .SEGBITS = 42,\n .PABITS = 49,\n .insn_flags = CPU_MIPS64R2 | INSN_OCTEON,\n", "prefixes": [ "v2", "13/13" ] }