Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2225444/?format=api
{ "id": 2225444, "url": "http://patchwork.ozlabs.org/api/patches/2225444/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421051346.41106-22-richard.henderson@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260421051346.41106-22-richard.henderson@linaro.org>", "list_archive_url": null, "date": "2026-04-21T05:13:30", "name": "[21/37] target/arm: Split vector-type.h from cpu.h", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "26c1d7f17e59c4323b0f89079f1be8f8b66324c0", "submitter": { "id": 72104, "url": "http://patchwork.ozlabs.org/api/people/72104/?format=api", "name": "Richard Henderson", "email": "richard.henderson@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421051346.41106-22-richard.henderson@linaro.org/mbox/", "series": [ { "id": 500729, "url": "http://patchwork.ozlabs.org/api/series/500729/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=500729", "date": "2026-04-21T05:13:11", "name": "target/arm: Implement FEAT_FAMINMAX, FEAT_FPMR, FEAT_FP8", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/500729/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2225444/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2225444/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=BS5UFjQ+;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g09Y81rzFz1yCv\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 21 Apr 2026 15:15:40 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wF3SB-0008Tt-4f; Tue, 21 Apr 2026 01:15:28 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wF3Rg-00084q-Mx\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 01:14:52 -0400", "from mail-pj1-x1036.google.com ([2607:f8b0:4864:20::1036])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wF3Rc-0006ZI-Jk\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 01:14:47 -0400", "by mail-pj1-x1036.google.com with SMTP id\n 98e67ed59e1d1-3567e2b4159so2530294a91.0\n for <qemu-devel@nongnu.org>; Mon, 20 Apr 2026 22:14:42 -0700 (PDT)", "from stoup.. ([180.233.125.15]) by smtp.gmail.com with ESMTPSA id\n d9443c01a7336-2b5fab0cddfsm174631715ad.49.2026.04.20.22.14.39\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Mon, 20 Apr 2026 22:14:41 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1776748482; x=1777353282; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=8Ct+14ngv5gKl9pMW8z2QX17zhRqbcV0PCtNvY/bX4E=;\n b=BS5UFjQ+HrtH/SqSqEyYrai4a++46FIYvat/VA2JRt2ftKroGRahhcHyIWnk9lrEnQ\n Rq9TUcqjpBU2S8++H+etRPKfQQWq2jnuJ4LuX86a8x8WBXX1StYjQjwTMTYxTVQgU867\n nVuVsBQ1QGgXARgMo5MwVArVy9QFSi0nDw0cvNqJr2miXpIiy6qhDiNuD0AENXBCH7G5\n z1pWOgsuWUISMfRiB4+mT6vmp1P5q05MvVklbMdEpCBQFNUXMpNm/gOJVTG2nSaVljuW\n FbWKCbtmySe2MtPzj4syVKlOkiG7munVCaZFijkzkehKt+jx7lc67N/28GL9nN9J2tM4\n iHhg==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1776748482; x=1777353282;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=8Ct+14ngv5gKl9pMW8z2QX17zhRqbcV0PCtNvY/bX4E=;\n b=KYhZ7KM6y48U8g2ltvmQleuc8ty4VbOBXp1FtUG3V4tbpvEWRRi/mEj0qeRjmvcJYk\n tVmSxxt3gdizkp7ChImLxQ7ysI+Or13Hypplh/fS4lIqMOXwuAm6a2BtJaAg2QLQkmSK\n M4jySczpQD9mGUxCKn+qY6B0EcAEdLnCDJb/qd+dUXnY9gUNTNx6/75TWKjHD92kTZMj\n 2hu9viDchMbOM8hZc+admV/dhwiRamUv6139fk2KUfDT7MWuyOMIoRkQyz0bxHTXM7Ah\n 9JudeQ7X77PnryDUbgaqtXnFeQjZm1Qfof25l/lYDMzVm8DETav9Z8aTTUvOsDYnkNjt\n uU1w==", "X-Gm-Message-State": "AOJu0Yyw1NjVC4yVoMPtyILTIwgVhJV1x60zydeZ/SzCxb/zYg2/UiOW\n 8d4BpgfD5YwKN8ZvQTPSDLnx6R4N8l57MV3kqm1xmDQMADXJslcHmbOZVZadjx9rssu8TD3RtYL\n hcNUUTYY=", "X-Gm-Gg": "AeBDiev0gtpB7YTxvNLNOEYa2ntAmjJUMFB/3dNFWl/jVJn6l7UOAbkxzQt+VCD5wJP\n h6+brksq85GbAAXpYL4+MP8taTqmFIXaBVREIqCLMOJGzqsdeXNaLTrb85cdPoTfHcStVFKitje\n /KJGQirvjYe4B5l3SsyU1D4vcrWQYbI7my29GMAF3e0g7wTiDfgdBblnpUk6QrFY+nrDFWwOafd\n ElR059+n1ShXTbhvHTKqYntQ7hqDXRpUs1yzWViPfxoJ5A2fI3NXcNuYpeqGZAZ/CgVHuXaHJZo\n ieFJ7l8Ji2BzUT7BzKDklzDEpymtUQBWrFiNK3nuagcHD95+1RDDbn66bo0gjwCIZyjb2/9ynTG\n 1OcvMH0G5EcPc//q5viA9KleNcIFT3ifyZBtboYV9MGa8CSEzwLQ/DIGZOEn2YgtBzXysImVwqA\n aG+TATnavrAtmaZjXZkkmBzn5Yyxf1uHH3EvePO2x5", "X-Received": "by 2002:a17:90b:5845:b0:35f:c46f:2b0 with SMTP id\n 98e67ed59e1d1-36140473f70mr16759989a91.14.1776748481742;\n Mon, 20 Apr 2026 22:14:41 -0700 (PDT)", "From": "Richard Henderson <richard.henderson@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "qemu-arm@nongnu.org", "Subject": "[PATCH 21/37] target/arm: Split vector-type.h from cpu.h", "Date": "Tue, 21 Apr 2026 15:13:30 +1000", "Message-ID": "<20260421051346.41106-22-richard.henderson@linaro.org>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260421051346.41106-1-richard.henderson@linaro.org>", "References": "<20260421051346.41106-1-richard.henderson@linaro.org>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2607:f8b0:4864:20::1036;\n envelope-from=richard.henderson@linaro.org; helo=mail-pj1-x1036.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "We want to be able to reference ARMVectorType etc from\ncommon code, so move it out of cpu.h.\n\nSigned-off-by: Richard Henderson <richard.henderson@linaro.org>\n---\n target/arm/cpu.h | 38 +---------------------------------\n target/arm/vector-type.h | 44 ++++++++++++++++++++++++++++++++++++++++\n 2 files changed, 45 insertions(+), 37 deletions(-)\n create mode 100644 target/arm/vector-type.h", "diff": "diff --git a/target/arm/cpu.h b/target/arm/cpu.h\nindex e78bc1737d..c0c13d37b9 100644\n--- a/target/arm/cpu.h\n+++ b/target/arm/cpu.h\n@@ -35,6 +35,7 @@\n #include \"target/arm/gtimer.h\"\n #include \"target/arm/cpu-sysregs.h\"\n #include \"target/arm/mmuidx.h\"\n+#include \"target/arm/vector-type.h\"\n \n #define EXCP_UDEF 1 /* undefined instruction */\n #define EXCP_SWI 2 /* software interrupt */\n@@ -140,43 +141,6 @@ typedef struct ARMGenericTimer {\n uint64_t ctl; /* Timer Control register */\n } ARMGenericTimer;\n \n-/* Define a maximum sized vector register.\n- * For 32-bit, this is a 128-bit NEON/AdvSIMD register.\n- * For 64-bit, this is a 2048-bit SVE register.\n- *\n- * Note that the mapping between S, D, and Q views of the register bank\n- * differs between AArch64 and AArch32.\n- * In AArch32:\n- * Qn = regs[n].d[1]:regs[n].d[0]\n- * Dn = regs[n / 2].d[n & 1]\n- * Sn = regs[n / 4].d[n % 4 / 2],\n- * bits 31..0 for even n, and bits 63..32 for odd n\n- * (and regs[16] to regs[31] are inaccessible)\n- * In AArch64:\n- * Zn = regs[n].d[*]\n- * Qn = regs[n].d[1]:regs[n].d[0]\n- * Dn = regs[n].d[0]\n- * Sn = regs[n].d[0] bits 31..0\n- * Hn = regs[n].d[0] bits 15..0\n- *\n- * This corresponds to the architecturally defined mapping between\n- * the two execution states, and means we do not need to explicitly\n- * map these registers when changing states.\n- *\n- * Align the data for use with TCG host vector operations.\n- */\n-\n-#define ARM_MAX_VQ 16\n-\n-typedef struct ARMVectorReg {\n- uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16);\n-} ARMVectorReg;\n-\n-/* In AArch32 mode, predicate registers do not exist at all. */\n-typedef struct ARMPredicateReg {\n- uint64_t p[DIV_ROUND_UP(2 * ARM_MAX_VQ, 8)] QEMU_ALIGNED(16);\n-} ARMPredicateReg;\n-\n /* In AArch32 mode, PAC keys do not exist at all. */\n typedef struct ARMPACKey {\n uint64_t lo, hi;\ndiff --git a/target/arm/vector-type.h b/target/arm/vector-type.h\nnew file mode 100644\nindex 0000000000..d94c0d986e\n--- /dev/null\n+++ b/target/arm/vector-type.h\n@@ -0,0 +1,44 @@\n+/* SPDX-License-Identifier: GPL-2.0-or-later */\n+\n+#ifndef TARGET_ARM_VECTOR_TYPE_H\n+#define TARGET_ARM_VECTOR_TYPE_H\n+\n+/*\n+ * Define a maximum sized vector register.\n+ * For 32-bit, this is a 128-bit NEON/AdvSIMD register.\n+ * For 64-bit, this is a 2048-bit SVE register.\n+ *\n+ * Note that the mapping between S, D, and Q views of the register bank\n+ * differs between AArch64 and AArch32.\n+ * In AArch32:\n+ * Qn = regs[n].d[1]:regs[n].d[0]\n+ * Dn = regs[n / 2].d[n & 1]\n+ * Sn = regs[n / 4].d[n % 4 / 2],\n+ * bits 31..0 for even n, and bits 63..32 for odd n\n+ * (and regs[16] to regs[31] are inaccessible)\n+ * In AArch64:\n+ * Zn = regs[n].d[*]\n+ * Qn = regs[n].d[1]:regs[n].d[0]\n+ * Dn = regs[n].d[0]\n+ * Sn = regs[n].d[0] bits 31..0\n+ * Hn = regs[n].d[0] bits 15..0\n+ *\n+ * This corresponds to the architecturally defined mapping between\n+ * the two execution states, and means we do not need to explicitly\n+ * map these registers when changing states.\n+ *\n+ * Align the data for use with TCG host vector operations.\n+ */\n+\n+#define ARM_MAX_VQ 16\n+\n+typedef struct ARMVectorReg {\n+ uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16);\n+} ARMVectorReg;\n+\n+/* In AArch32 mode, predicate registers do not exist at all. */\n+typedef struct ARMPredicateReg {\n+ uint64_t p[DIV_ROUND_UP(2 * ARM_MAX_VQ, 8)] QEMU_ALIGNED(16);\n+} ARMPredicateReg;\n+\n+#endif\n", "prefixes": [ "21/37" ] }