Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2219055/?format=api
{ "id": 2219055, "url": "http://patchwork.ozlabs.org/api/patches/2219055/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/719aeb5d4f23bd3315932888dd9d1bae9fb636d8.1775122853.git.matheus.bernardino@oss.qualcomm.com/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<719aeb5d4f23bd3315932888dd9d1bae9fb636d8.1775122853.git.matheus.bernardino@oss.qualcomm.com>", "list_archive_url": null, "date": "2026-04-02T10:47:29", "name": "[v2,12/16] tests/hexagon: add tests for v68 HVX IEEE float arithmetics", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "f9d537d01cb3e65bc5915ef96fe2e28b27d69c08", "submitter": { "id": 90606, "url": "http://patchwork.ozlabs.org/api/people/90606/?format=api", "name": "Matheus Tavares Bernardino", "email": "matheus.bernardino@oss.qualcomm.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/719aeb5d4f23bd3315932888dd9d1bae9fb636d8.1775122853.git.matheus.bernardino@oss.qualcomm.com/mbox/", "series": [ { "id": 498468, "url": "http://patchwork.ozlabs.org/api/series/498468/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=498468", "date": "2026-04-02T10:47:20", "name": "hexagon: add missing HVX float instructions", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/498468/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2219055/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2219055/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=qualcomm.com header.i=@qualcomm.com header.a=rsa-sha256\n header.s=qcppdkim1 header.b=JZGRk0+B;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.a=rsa-sha256 header.s=google header.b=iPcf0Y13;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists.gnu.org (lists.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fmdsD3JB0z1yGJ\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 02 Apr 2026 21:49:36 +1100 (AEDT)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1w8FbR-0005Ip-QI; Thu, 02 Apr 2026 06:48:45 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <matheus.bernardino@oss.qualcomm.com>)\n id 1w8Fan-0004kc-EE\n for qemu-devel@nongnu.org; Thu, 02 Apr 2026 06:48:05 -0400", "from mx0a-0031df01.pphosted.com ([205.220.168.131])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <matheus.bernardino@oss.qualcomm.com>)\n id 1w8Fai-0007pg-Gs\n for qemu-devel@nongnu.org; Thu, 02 Apr 2026 06:48:02 -0400", "from pps.filterd (m0279865.ppops.net [127.0.0.1])\n by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id\n 6328dAMk1249516\n for <qemu-devel@nongnu.org>; Thu, 2 Apr 2026 10:47:49 GMT", "from mail-dy1-f198.google.com (mail-dy1-f198.google.com\n [74.125.82.198])\n by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4d9n4t0fsx-1\n (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT)\n for <qemu-devel@nongnu.org>; Thu, 02 Apr 2026 10:47:48 +0000 (GMT)", "by mail-dy1-f198.google.com with SMTP id\n 5a478bee46e88-2cb6f605b95so549707eec.1\n for <qemu-devel@nongnu.org>; Thu, 02 Apr 2026 03:47:48 -0700 (PDT)", "from hu-mathbern-lv.qualcomm.com (Global_NAT1.qualcomm.com.\n [129.46.96.20]) by smtp.gmail.com with ESMTPSA id\n 5a478bee46e88-2ca7d00f5easm2004783eec.29.2026.04.02.03.47.46\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Thu, 02 Apr 2026 03:47:47 -0700 (PDT)" ], "DKIM-Signature": [ "v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h=\n cc:content-transfer-encoding:date:from:in-reply-to:message-id\n :mime-version:references:subject:to; s=qcppdkim1; bh=D7rnSVAJp6s\n d+gvxD4uEflttLT9iHzjnYVqCVfxs/yE=; b=JZGRk0+BSB4A3CJdrnxKHWs5ZuM\n vRr/MVByKuNUD3jluNrjUfG04tP/WRsWymY9ywmMVhhXzK4ma97NJCXDPXvbDEzL\n XNJNXKkM/q31wmIkeWf9gG5LnTHXBmzBGHxoYD8y7kFSPoJm1rpjBBKvq86mXUm5\n RXScDegqbHP+Ad64A969JIIexsssKGSGQ+uKDskOntRrydiYwKrx/X8ard1VwbDT\n QMhGZcpcWm3FW+ZPnDOfP1ZlOkIctxNG2ksu4MkN0bzT+UCuby8xEKXbSJ+IfziS\n bWThnjvpRowmJpC2pPTYHogTn5cNUVfXkIzW8//57Qm3guX2p5h/3HjezdQ==", "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=oss.qualcomm.com; s=google; t=1775126868; x=1775731668; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=D7rnSVAJp6sd+gvxD4uEflttLT9iHzjnYVqCVfxs/yE=;\n b=iPcf0Y13/rTaRfUnlxF9LH66GExS6Sy+lNpn3l1uetveo2FXrDPmJ6ytrC15sszpGO\n o9OVKg+C8QdC0qlx82bYXC/a+IaKIREieOt1ZJbLlyuDrncfzFO78PKhL5KOldJZQZCw\n EY8d6rJcdNbY9aI6jRHmlROwEGPTHWoWrQUzfB9qozcnAoYQ0/pIlKv98aIchUqaIfLC\n AlH2SZdoKcGFM9wkhXO6nk14UoCSnqfoXlZg7cUBpxm4uEA7kbxpzBXFs1jLD5BPp9Je\n yfCUq9zCN0b0wg+R8lauTVbh9TFU1+n8C1mdsgEv+hzxrZrZFhAoZ2jGxJJGR7dvvqhR\n Vw+g==" ], "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775126868; x=1775731668;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=D7rnSVAJp6sd+gvxD4uEflttLT9iHzjnYVqCVfxs/yE=;\n b=o+o/dSqefe1s9Ht/XNgzuNFDd8v7pQblMJpoV8Rkh1EE1kVQaoNjlTmj0O2+JcZE5F\n 0dQwAELe0E9gItEtGiqOK4Y4mzhYaPOnywBXziCYDO9qM8ziY64+UZYqJ1BHLarRmRco\n l2EAyUrVjuq7gqbEpEr9gHf59+vhPJjoeIYHko/qDfPreqgzh7fkcQwdsY7jUQbN9h1E\n p74QBO70/mV1FqW0i6tgO8yXtTB5bc79+LZY+52nTQxqEQ9W3mzNjiXo1aolgg2/OhCg\n MWyhneqLBnb983kkHFIwDBYJ92gjN5G/bBT9CC9H7LSSiYasGjqUWIKXFyihwiZRFJEI\n FDww==", "X-Gm-Message-State": "AOJu0YxamVCWc2wdd+xWHLH4Nk++fLjRg2oCFR2CpfV5pMKweUoA3JPB\n ha1e2C0HSTPUdqaOnBWy2CWwBMj1yF7P9u6YIJTAFDxP+QutCSkOM2hugJT4DeqIXh74VsvYKac\n vfd5gb32+uY1jHet49a9Nh+WT7qk8LglPyVL9kVGvxXmROU9TAzLlyYwuhxaO37YmgUlu", "X-Gm-Gg": "ATEYQzw9MUQgt0ZIuBY5zd3nBaLXa+vJDbe5Crn2tz5bjFLzQe2uoT6XhJJAvK9+YpG\n V6MflZu3dNzZL2XdEUuFkeQu64yyLr5vQtyXU3Tem4bv9HdJzCwBBAOOuOeaja4z1eCqfZxmAaD\n U+oMrxHfttF/Gq7Wf2tCUWBky7uGLa8vwPp1M4fucRrr85eMMoCQvAuYPF6iDOnwnenqgK9RC18\n e5UPx6cRBAC3Ro/kvBjB+Wplo66B5rXXU5dvMyxTL+Bz3sP+UVdYtKE7eeCsuMQ4vUIZZraMAPr\n nYV2SGaxfsrVJGMr8Zfpt4FCoUJKg0bSoKqzMpUbAtZYwR6oHssuoorw+WZIWBDizt/+tjNSiNd\n 9zx2Tblim0RTZ2E7/BQocMFHI1WCyOiDlmlGbmZxMBk4XHH3bybn+Tf9QC8Z/TK+kMJRruqFWq5\n EMVVVgk4Yq", "X-Received": [ "by 2002:a05:693c:3117:b0:2c6:7f49:a87a with SMTP id\n 5a478bee46e88-2c930d75fafmr3937213eec.9.1775126867949;\n Thu, 02 Apr 2026 03:47:47 -0700 (PDT)", "by 2002:a05:693c:3117:b0:2c6:7f49:a87a with SMTP id\n 5a478bee46e88-2c930d75fafmr3937189eec.9.1775126867413;\n Thu, 02 Apr 2026 03:47:47 -0700 (PDT)" ], "From": "Matheus Tavares Bernardino <matheus.bernardino@oss.qualcomm.com>", "To": "qemu-devel@nongnu.org", "Cc": "richard.henderson@linaro.org, ale@rev.ng, anjo@rev.ng,\n brian.cain@oss.qualcomm.com, ltaylorsimpson@gmail.com,\n marco.liebel@oss.qualcomm.com, philmd@linaro.org,\n quic_mburton@quicinc.com, sid.manning@oss.qualcomm.com", "Subject": "[PATCH v2 12/16] tests/hexagon: add tests for v68 HVX IEEE float\n arithmetics", "Date": "Thu, 2 Apr 2026 03:47:29 -0700", "Message-Id": "\n <719aeb5d4f23bd3315932888dd9d1bae9fb636d8.1775122853.git.matheus.bernardino@oss.qualcomm.com>", "X-Mailer": "git-send-email 2.37.2", "In-Reply-To": "<cover.1775122853.git.matheus.bernardino@oss.qualcomm.com>", "References": "<cover.1775122853.git.matheus.bernardino@oss.qualcomm.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "X-Proofpoint-ORIG-GUID": "URjdAVqljVZA5kSf341kf9NeU_gJ8MtY", "X-Proofpoint-Spam-Details-Enc": "AW1haW4tMjYwNDAyMDA5NyBTYWx0ZWRfX207SSM3u/SCF\n vem+I9eMqtZtove2FTIUhYClsO7/d1W8qQJwJsgm03fma1gMqlXpPXFDmVR9nIAh3Qi4+U3uwUN\n /HruCnM0Czr7+FmvXE2auc7hbUEl8bg4iLQeh6kx4TU1Vhy2nKwa0j69xPmrtOe8ck+WbSzj7L+\n aPegczVtPK3td+MnzK1Q1S8K4z3WZYjldghbsoWasR1fqikU809Bsk5MBsKHcGE67+uyNVW6us9\n sRYt4/Cgg+ADKNs0F61IHyn/npcSqVfB+TslA8W73mWbcBMIDVG6qhDvFSvzrTF9xgKcWpZ/TOw\n B1zafHPIf8Md4gxLrvyTwNvu5qpT/01UOkKPwEQhTD1blVIiYmrTNObqeflwcAS3V2Pj2CUG3ZR\n 7KsoRYYLrXkg23cBMAX41qtEhA4987FzDWjgb+b/NKZ9VUavrDJk5hDF70hakGKAb0ualra4Y8u\n mnS5Mldg/LaS/7+WuSQ==", "X-Proofpoint-GUID": "URjdAVqljVZA5kSf341kf9NeU_gJ8MtY", "X-Authority-Analysis": "v=2.4 cv=Ap/jHe9P c=1 sm=1 tr=0 ts=69ce4955 cx=c_pps\n a=wEP8DlPgTf/vqF+yE6f9lg==:117 a=ouPCqIW2jiPt+lZRy3xVPw==:17\n a=A5OVakUREuEA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22\n a=u7WPNUs3qKkmUXheDGA7:22 a=Um2Pa8k9VHT-vaBCBUpS:22 a=EUspDBNiAAAA:8\n a=p626gilfWeCCYUnsPZkA:9 a=bBxd6f-gb0O0v-kibOvt:22", "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49\n definitions=2026-04-02_01,2026-04-02_01,2025-10-01_01", "X-Proofpoint-Spam-Details": "rule=outbound_notspam policy=outbound score=0\n priorityscore=1501 suspectscore=0 malwarescore=0 spamscore=0 clxscore=1015\n bulkscore=0 impostorscore=0 adultscore=0 lowpriorityscore=0 phishscore=0\n classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0\n reason=mlx scancount=1 engine=8.22.0-2603050001 definitions=main-2604020097", "Received-SPF": "pass client-ip=205.220.168.131;\n envelope-from=matheus.bernardino@oss.qualcomm.com;\n helo=mx0a-0031df01.pphosted.com", "X-Spam_score_int": "-7", "X-Spam_score": "-0.8", "X-Spam_bar": "/", "X-Spam_report": "(-0.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_LOW=-0.7, RCVD_IN_VALIDITY_CERTIFIED_BLOCKED=1,\n RCVD_IN_VALIDITY_RPBL_BLOCKED=1, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=no autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Signed-off-by: Matheus Tavares Bernardino <matheus.bernardino@oss.qualcomm.com>\n---\n tests/tcg/hexagon/hex_test.h | 4 +\n tests/tcg/hexagon/hvx_misc.h | 41 ++++++++\n tests/tcg/hexagon/fp_hvx.c | 155 ++++++++++++++++++++++++++++\n tests/tcg/hexagon/fp_hvx_disabled.c | 57 ++++++++++\n tests/tcg/hexagon/Makefile.target | 8 ++\n 5 files changed, 265 insertions(+)\n create mode 100644 tests/tcg/hexagon/fp_hvx.c\n create mode 100644 tests/tcg/hexagon/fp_hvx_disabled.c", "diff": "diff --git a/tests/tcg/hexagon/hex_test.h b/tests/tcg/hexagon/hex_test.h\nindex cfed06a58b..e7a6644d41 100644\n--- a/tests/tcg/hexagon/hex_test.h\n+++ b/tests/tcg/hexagon/hex_test.h\n@@ -19,6 +19,8 @@\n #ifndef HEX_TEST_H\n #define HEX_TEST_H\n \n+#define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0]))\n+\n static inline void __check32(int line, uint32_t val, uint32_t expect)\n {\n if (val != expect) {\n@@ -110,6 +112,7 @@ static inline void __check64_ne(int line, uint64_t val, uint64_t expect)\n \n /* Some useful floating point values */\n const uint32_t SF_INF = 0x7f800000;\n+const uint32_t SF_INF_neg = 0xff800000;\n const uint32_t SF_QNaN = 0x7fc00000;\n const uint32_t SF_QNaN_special = 0x7f800001;\n const uint32_t SF_SNaN = 0x7fb00000;\n@@ -128,6 +131,7 @@ const uint32_t SF_large_pos = 0x5afa572e;\n const uint32_t SF_any = 0x3f800000;\n const uint32_t SF_denorm = 0x00000001;\n const uint32_t SF_random = 0x346001d6;\n+const uint32_t SF_neg_two = 0xc0000000;\n \n const uint64_t DF_QNaN = 0x7ff8000000000000ULL;\n const uint64_t DF_SNaN = 0x7ff7000000000000ULL;\ndiff --git a/tests/tcg/hexagon/hvx_misc.h b/tests/tcg/hexagon/hvx_misc.h\nindex 2e868340fd..0330cb289d 100644\n--- a/tests/tcg/hexagon/hvx_misc.h\n+++ b/tests/tcg/hexagon/hvx_misc.h\n@@ -18,6 +18,8 @@\n #ifndef HVX_MISC_H\n #define HVX_MISC_H\n \n+#include \"hex_test.h\"\n+\n static inline void check(int line, int i, int j,\n uint64_t result, uint64_t expect)\n {\n@@ -34,8 +36,10 @@ typedef union {\n uint64_t ud[MAX_VEC_SIZE_BYTES / 8];\n int64_t d[MAX_VEC_SIZE_BYTES / 8];\n uint32_t uw[MAX_VEC_SIZE_BYTES / 4];\n+ uint32_t sf[MAX_VEC_SIZE_BYTES / 4]; /* convenience alias */\n int32_t w[MAX_VEC_SIZE_BYTES / 4];\n uint16_t uh[MAX_VEC_SIZE_BYTES / 2];\n+ uint16_t hf[MAX_VEC_SIZE_BYTES / 2]; /* convenience alias */\n int16_t h[MAX_VEC_SIZE_BYTES / 2];\n uint8_t ub[MAX_VEC_SIZE_BYTES / 1];\n int8_t b[MAX_VEC_SIZE_BYTES / 1];\n@@ -63,7 +67,9 @@ static inline void check_output_##FIELD(int line, size_t num_vectors) \\\n \n CHECK_OUTPUT_FUNC(d, 8)\n CHECK_OUTPUT_FUNC(w, 4)\n+CHECK_OUTPUT_FUNC(sf, 4)\n CHECK_OUTPUT_FUNC(h, 2)\n+CHECK_OUTPUT_FUNC(hf, 2)\n CHECK_OUTPUT_FUNC(b, 1)\n \n static inline void init_buffers(void)\n@@ -81,6 +87,33 @@ static inline void init_buffers(void)\n }\n }\n \n+static const uint32_t FP_VALUES[] = {\n+ SF_INF, SF_INF_neg, SF_QNaN, SF_QNaN_special, SF_SNaN, SF_QNaN_neg,\n+ SF_SNaN_neg, SF_HEX_NaN, SF_zero, SF_zero_neg, SF_one, SF_one_recip,\n+ SF_one_invsqrta, SF_two, SF_four, SF_small_neg, SF_large_pos, SF_any,\n+ SF_denorm, SF_random, SF_neg_two,\n+};\n+#define FP_VALUES_MAX ARRAY_SIZE(FP_VALUES)\n+\n+static inline void init_buffers_fp(void)\n+{\n+ _Static_assert(BUFSIZE * (MAX_VEC_SIZE_BYTES / 4) >\n+ FP_VALUES_MAX * FP_VALUES_MAX,\n+ \"test arrays can't fit all FP_VALUES combinations\");\n+ int counter1 = 0, counter2 = 0;\n+ for (int i = 0; i < BUFSIZE; i++) {\n+ for (int j = 0; j < MAX_VEC_SIZE_BYTES / 4; j++) {\n+ buffer0[i].sf[j] = FP_VALUES[counter1];\n+ buffer1[i].sf[j] = FP_VALUES[counter2];\n+ counter2++;\n+ if (counter2 == FP_VALUES_MAX) {\n+ counter2 = 0;\n+ counter1 = (counter1 + 1) % FP_VALUES_MAX;\n+ }\n+ }\n+ }\n+}\n+\n #define VEC_OP1(ASM, EL, IN, OUT) \\\n asm(\"v2 = vmem(%0 + #0)\\n\\t\" \\\n \"v2\" #EL \" = \" #ASM \"(v2\" #EL \")\\n\\t\" \\\n@@ -175,4 +208,12 @@ static inline void test_##NAME(bool invert) \\\n check_output_b(__LINE__, BUFSIZE); \\\n }\n \n+#define float_sf(x) ({ typeof(x) _x = (x); *((float *)&(_x)); })\n+#define float_hf(x) ({ typeof(x) _x = (x); *((_Float16 *) &(_x)); })\n+#define raw_sf(x) ({ typeof(x) _x = (x); *((uint32_t *)&(_x)); })\n+#define raw_hf(x) ({ typeof(x) _x = (x); *((uint16_t *)&(_x)); })\n+#define float_hf_to_sf(x) ((float)x)\n+#define bytes_hf 2\n+#define bytes_sf 4\n+\n #endif\ndiff --git a/tests/tcg/hexagon/fp_hvx.c b/tests/tcg/hexagon/fp_hvx.c\nnew file mode 100644\nindex 0000000000..0365833753\n--- /dev/null\n+++ b/tests/tcg/hexagon/fp_hvx.c\n@@ -0,0 +1,155 @@\n+/*\n+ * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries.\n+ *\n+ * SPDX-License-Identifier: GPL-2.0-or-later\n+ */\n+\n+#include <stdio.h>\n+#include <stdint.h>\n+#include <stdbool.h>\n+#include <string.h>\n+#include <hexagon_types.h>\n+#include <hvx_hexagon_protos.h>\n+\n+int err;\n+#include \"hvx_misc.h\"\n+\n+#if __HEXAGON_ARCH__ > 75\n+#error \"After v75, compiler will replace some FP HVX instructions.\"\n+#endif\n+\n+/******************************************************************************\n+ * NAN handling\n+ *****************************************************************************/\n+\n+#define isnan(X) \\\n+ (sizeof(X) == bytes_hf ? ((raw_hf(X) & ~0x8000) > 0x7c00) : \\\n+ ((raw_sf(X) & ~(1 << 31)) > 0x7f800000UL))\n+\n+#define CHECK_NAN(A, DEF_NAN) (isnan(A) ? DEF_NAN : (A))\n+#define NAN_SF float_sf(0x7FFFFFFF)\n+#define NAN_HF float_hf(0x7FFF)\n+\n+/******************************************************************************\n+ * Binary operations\n+ *****************************************************************************/\n+\n+#define DEF_TEST_OP_2(vop, op, type_res, type_arg) \\\n+ static void test_##vop##_##type_res##_##type_arg(void) \\\n+ { \\\n+ memset(expect, 0xff, sizeof(expect)); \\\n+ memset(output, 0xff, sizeof(output)); \\\n+ for (int i = 0; i < BUFSIZE; i++) { \\\n+ HVX_Vector *hvx_output = (HVX_Vector *)&output[i]; \\\n+ HVX_Vector hvx_buffer0 = *(HVX_Vector *)&buffer0[i]; \\\n+ HVX_Vector hvx_buffer1 = *(HVX_Vector *)&buffer1[i]; \\\n+ *hvx_output = \\\n+ Q6_V##type_res##_##vop##_V##type_arg##V##type_arg(hvx_buffer0, \\\n+ hvx_buffer1); \\\n+ for (int j = 0; j < MAX_VEC_SIZE_BYTES / bytes_##type_res; j++) { \\\n+ expect[i].type_res[j] = \\\n+ raw_##type_res(op(float_##type_arg(buffer0[i].type_arg[j]), \\\n+ float_##type_arg(buffer1[i].type_arg[j]))); \\\n+ } \\\n+ } \\\n+ check_output_##type_res(__LINE__, BUFSIZE); \\\n+ }\n+\n+#define SUM(X, Y, DEF_NAN) CHECK_NAN((X) + (Y), DEF_NAN)\n+#define SUB(X, Y, DEF_NAN) CHECK_NAN((X) - (Y), DEF_NAN)\n+#define MULT(X, Y, DEF_NAN) CHECK_NAN((X) * (Y), DEF_NAN)\n+\n+#define SUM_SF(X, Y) SUM(X, Y, NAN_SF)\n+#define SUM_HF(X, Y) SUM(X, Y, NAN_HF)\n+#define SUB_SF(X, Y) SUB(X, Y, NAN_SF)\n+#define SUB_HF(X, Y) SUB(X, Y, NAN_HF)\n+#define MULT_SF(X, Y) MULT(X, Y, NAN_SF)\n+#define MULT_HF(X, Y) MULT(X, Y, NAN_HF)\n+\n+DEF_TEST_OP_2(vadd, SUM_SF, sf, sf);\n+DEF_TEST_OP_2(vadd, SUM_HF, hf, hf);\n+DEF_TEST_OP_2(vsub, SUB_SF, sf, sf);\n+DEF_TEST_OP_2(vsub, SUB_HF, hf, hf);\n+DEF_TEST_OP_2(vmpy, MULT_SF, sf, sf);\n+DEF_TEST_OP_2(vmpy, MULT_HF, hf, hf);\n+\n+/******************************************************************************\n+ * Other tests\n+ *****************************************************************************/\n+\n+static void test_vdmpy_sf_hf(bool acc)\n+{\n+ memset(expect, 0xff, sizeof(expect));\n+\n+ for (int i = 0; i < BUFSIZE; i++) {\n+ HVX_Vector hvx_buffer0 = *(HVX_Vector *)&buffer0[i];\n+ HVX_Vector hvx_buffer1 = *(HVX_Vector *)&buffer1[i];\n+ HVX_Vector *hvx_output = (HVX_Vector *)&output[i];\n+\n+ uint32_t PREFIL_VAL = 0x111222;\n+ *hvx_output = Q6_V_vsplat_R(PREFIL_VAL);\n+\n+ if (!acc) {\n+ *hvx_output = Q6_Vsf_vdmpy_VhfVhf(hvx_buffer0, hvx_buffer1);\n+ } else {\n+ *hvx_output = Q6_Vsf_vdmpyacc_VsfVhfVhf(*hvx_output, hvx_buffer0,\n+ hvx_buffer1);\n+ }\n+\n+ for (int j = 0; j < MAX_VEC_SIZE_BYTES / 4; j++) {\n+ float a1 = float_hf_to_sf(float_hf(buffer0[i].hf[2 * j + 1]));\n+ float a2 = float_hf_to_sf(float_hf(buffer0[i].hf[2 * j]));\n+ float a3 = float_hf_to_sf(float_hf(buffer1[i].hf[2 * j + 1]));\n+ float a4 = float_hf_to_sf(float_hf(buffer1[i].hf[2 * j]));\n+ /*\n+ * Note, IEEE FP specifies +0.0 + -0.0 == +0.0. So we use -0.0 in\n+ * the default case to preserve the zero sign.\n+ */\n+ float prev = acc ? float_sf(PREFIL_VAL) : -0.0;\n+ expect[i].sf[j] = raw_sf(CHECK_NAN((a1 * a3) + (a2 * a4) + prev, NAN_SF));\n+ }\n+ }\n+ check_output_sf(__LINE__, BUFSIZE);\n+}\n+\n+static void test_new(void)\n+{\n+ asm volatile(\"r0 = #0x2\\n\"\n+ \"v0 = vsplat(r0)\\n\"\n+ \"vmem(%1 + #0) = v0\\n\"\n+ \"r1 = #0x1\\n\"\n+ \"v1 = vsplat(r1)\\n\"\n+ \"v2 = vsplat(r1)\\n\"\n+ \"{\\n\"\n+ \" v0.sf = vadd(v1.sf, v2.sf)\\n\"\n+ \" vmem(%0 + #0) = v0.new\\n\"\n+ \"}\\n\"\n+ :\n+ : \"r\"(output), \"r\"(expect)\n+ : \"r0\", \"r1\", \"v0\", \"v1\", \"v2\", \"memory\");\n+ check_output_w(__LINE__, 1);\n+}\n+\n+int main(void)\n+{\n+ init_buffers_fp();\n+\n+ /* add/sub */\n+ test_vadd_sf_sf();\n+ test_vadd_hf_hf();\n+ test_vsub_sf_sf();\n+ test_vsub_hf_hf();\n+\n+ /* multiply */\n+ test_vmpy_sf_sf();\n+ test_vmpy_hf_hf();\n+\n+ /* dot product */\n+ test_vdmpy_sf_hf(false);\n+ test_vdmpy_sf_hf(true);\n+\n+ test_new();\n+\n+ puts(err ? \"FAIL\" : \"PASS\");\n+ return err ? 1 : 0;\n+}\ndiff --git a/tests/tcg/hexagon/fp_hvx_disabled.c b/tests/tcg/hexagon/fp_hvx_disabled.c\nnew file mode 100644\nindex 0000000000..388a42e2b7\n--- /dev/null\n+++ b/tests/tcg/hexagon/fp_hvx_disabled.c\n@@ -0,0 +1,57 @@\n+/*\n+ * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries.\n+ *\n+ * SPDX-License-Identifier: GPL-2.0-or-later\n+ */\n+\n+#include <stdio.h>\n+#include <string.h>\n+#include <hexagon_types.h>\n+#include <hvx_hexagon_protos.h>\n+\n+int err;\n+#include \"hvx_misc.h\"\n+\n+static void test_disabled(void)\n+{\n+ memset(output, 0xAA, sizeof(output));\n+ memset(expect, 0, sizeof(expect));\n+ asm volatile(\"r0 = #0xff\\n\"\n+ \"v0 = vsplat(r0)\\n\"\n+ \"r1 = #0x1\\n\"\n+ \"v1 = vsplat(r1)\\n\"\n+ \"v2 = vsplat(r1)\\n\"\n+ \"v0.sf = vadd(v1.sf, v2.sf)\\n\"\n+ \"vmem(%0 + #0) = v0\\n\"\n+ :\n+ : \"r\"(output)\n+ : \"r0\", \"r1\", \"v0\", \"v1\", \"v2\", \"memory\");\n+ check_output_w(__LINE__, 1);\n+}\n+\n+static void test_disabled_with_new(void)\n+{\n+ memset(output, 0xAA, sizeof(output));\n+ memset(expect, 0, sizeof(expect));\n+ asm volatile(\"r0 = #0xff\\n\"\n+ \"v0 = vsplat(r0)\\n\"\n+ \"r1 = #0x1\\n\"\n+ \"v1 = vsplat(r1)\\n\"\n+ \"v2 = vsplat(r1)\\n\"\n+ \"{\\n\"\n+ \" v0.sf = vadd(v1.sf, v2.sf)\\n\"\n+ \" vmem(%0 + #0) = v0.new\\n\"\n+ \"}\\n\"\n+ :\n+ : \"r\"(output)\n+ : \"r0\", \"r1\", \"v0\", \"v1\", \"v2\", \"memory\");\n+ check_output_w(__LINE__, 1);\n+}\n+\n+int main(void)\n+{\n+ test_disabled();\n+ test_disabled_with_new();\n+ puts(err ? \"FAIL\" : \"PASS\");\n+ return err ? 1 : 0;\n+}\ndiff --git a/tests/tcg/hexagon/Makefile.target b/tests/tcg/hexagon/Makefile.target\nindex 549c95082f..789721bdac 100644\n--- a/tests/tcg/hexagon/Makefile.target\n+++ b/tests/tcg/hexagon/Makefile.target\n@@ -50,6 +50,8 @@ HEX_TESTS += vector_add_int\n HEX_TESTS += scatter_gather\n HEX_TESTS += hvx_misc\n HEX_TESTS += hvx_histogram\n+HEX_TESTS += fp_hvx\n+HEX_TESTS += fp_hvx_disabled\n HEX_TESTS += invalid-slots\n HEX_TESTS += invalid-encoding\n HEX_TESTS += multiple-writes\n@@ -126,6 +128,12 @@ v68_hvx: CFLAGS += -mhvx -Wno-unused-function\n v69_hvx: v69_hvx.c hvx_misc.h\n v69_hvx: CFLAGS += -mhvx -Wno-unused-function\n v73_scalar: CFLAGS += -Wno-unused-function\n+fp_hvx: fp_hvx.c hvx_misc.h\n+fp_hvx: CFLAGS += -mhvx -mhvx-ieee-fp\n+fp_hvx_disabled: fp_hvx_disabled.c hvx_misc.h\n+fp_hvx_disabled: CFLAGS += -mhvx -mhvx-ieee-fp\n+\n+run-fp_hvx_disabled: QEMU_OPTS += -cpu v73,ieee-fp=false\n \n hvx_histogram: hvx_histogram.c hvx_histogram_row.S\n \t$(CC) $(CFLAGS) $(CROSS_CC_GUEST_CFLAGS) $^ -o $@ $(LDFLAGS)\n", "prefixes": [ "v2", "12/16" ] }