get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/2218399/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 2218399,
    "url": "http://patchwork.ozlabs.org/api/patches/2218399/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260401-waveshare-dsi-touch-v1-7-5e9119b5a014@oss.qualcomm.com/",
    "project": {
        "id": 42,
        "url": "http://patchwork.ozlabs.org/api/projects/42/?format=api",
        "name": "Linux GPIO development",
        "link_name": "linux-gpio",
        "list_id": "linux-gpio.vger.kernel.org",
        "list_email": "linux-gpio@vger.kernel.org",
        "web_url": "",
        "scm_url": "",
        "webscm_url": "",
        "list_archive_url": "",
        "list_archive_url_format": "",
        "commit_url_format": ""
    },
    "msgid": "<20260401-waveshare-dsi-touch-v1-7-5e9119b5a014@oss.qualcomm.com>",
    "list_archive_url": null,
    "date": "2026-04-01T07:26:26",
    "name": "[07/19] drm/panel: himax-hx83102: support Waveshare 12.3\" DSI panel",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "734071b6a247642195aac5226ef72ca0b3579de2",
    "submitter": {
        "id": 90483,
        "url": "http://patchwork.ozlabs.org/api/people/90483/?format=api",
        "name": "Dmitry Baryshkov",
        "email": "dmitry.baryshkov@oss.qualcomm.com"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260401-waveshare-dsi-touch-v1-7-5e9119b5a014@oss.qualcomm.com/mbox/",
    "series": [
        {
            "id": 498284,
            "url": "http://patchwork.ozlabs.org/api/series/498284/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/list/?series=498284",
            "date": "2026-04-01T07:26:23",
            "name": "drm/panel: support Waveshare DSI TOUCH kits",
            "version": 1,
            "mbox": "http://patchwork.ozlabs.org/series/498284/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/2218399/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/2218399/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "\n <linux-gpio+bounces-34536-incoming=patchwork.ozlabs.org@vger.kernel.org>",
        "X-Original-To": [
            "incoming@patchwork.ozlabs.org",
            "linux-gpio@vger.kernel.org"
        ],
        "Delivered-To": "patchwork-incoming@legolas.ozlabs.org",
        "Authentication-Results": [
            "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=qualcomm.com header.i=@qualcomm.com header.a=rsa-sha256\n header.s=qcppdkim1 header.b=cdocga/0;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.a=rsa-sha256 header.s=google header.b=CUH7XTU9;\n\tdkim-atps=neutral",
            "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=vger.kernel.org\n (client-ip=2600:3c0a:e001:db::12fc:5321; helo=sea.lore.kernel.org;\n envelope-from=linux-gpio+bounces-34536-incoming=patchwork.ozlabs.org@vger.kernel.org;\n receiver=patchwork.ozlabs.org)",
            "smtp.subspace.kernel.org;\n\tdkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com\n header.b=\"cdocga/0\";\n\tdkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.b=\"CUH7XTU9\"",
            "smtp.subspace.kernel.org;\n arc=none smtp.client-ip=205.220.168.131",
            "smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com",
            "smtp.subspace.kernel.org;\n spf=pass smtp.mailfrom=oss.qualcomm.com"
        ],
        "Received": [
            "from sea.lore.kernel.org (sea.lore.kernel.org\n [IPv6:2600:3c0a:e001:db::12fc:5321])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519 server-signature ECDSA (secp384r1) server-digest SHA384)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4flxbz1Vcbz1yGH\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 01 Apr 2026 18:35:43 +1100 (AEDT)",
            "from smtp.subspace.kernel.org (conduit.subspace.kernel.org\n [100.90.174.1])\n\tby sea.lore.kernel.org (Postfix) with ESMTP id 88A2D3024159\n\tfor <incoming@patchwork.ozlabs.org>; Wed,  1 Apr 2026 07:28:00 +0000 (UTC)",
            "from localhost.localdomain (localhost.localdomain [127.0.0.1])\n\tby smtp.subspace.kernel.org (Postfix) with ESMTP id 12A19382296;\n\tWed,  1 Apr 2026 07:26:59 +0000 (UTC)",
            "from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com\n [205.220.168.131])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby smtp.subspace.kernel.org (Postfix) with ESMTPS id 556AA3815EB\n\tfor <linux-gpio@vger.kernel.org>; Wed,  1 Apr 2026 07:26:57 +0000 (UTC)",
            "from pps.filterd (m0279864.ppops.net [127.0.0.1])\n\tby mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id\n 6313VHcM1459443\n\tfor <linux-gpio@vger.kernel.org>; Wed, 1 Apr 2026 07:26:56 GMT",
            "from mail-qt1-f199.google.com (mail-qt1-f199.google.com\n [209.85.160.199])\n\tby mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4d8uhg0utd-1\n\t(version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT)\n\tfor <linux-gpio@vger.kernel.org>; Wed, 01 Apr 2026 07:26:56 +0000 (GMT)",
            "by mail-qt1-f199.google.com with SMTP id\n d75a77b69052e-50b4987c698so21744711cf.0\n        for <linux-gpio@vger.kernel.org>;\n Wed, 01 Apr 2026 00:26:56 -0700 (PDT)",
            "from umbar.lan\n (2001-14ba-a073-af00-264b-feff-fe8b-be8a.rev.dnainternet.fi.\n [2001:14ba:a073:af00:264b:feff:fe8b:be8a])\n        by smtp.gmail.com with ESMTPSA id\n 38308e7fff4ca-38cb9f31972sm8638421fa.12.2026.04.01.00.26.53\n        (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n        Wed, 01 Apr 2026 00:26:53 -0700 (PDT)"
        ],
        "ARC-Seal": "i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116;\n\tt=1775028418; cv=none;\n b=nXQBMQAvYWtKx7ZEwY7RhFxTANaaprR+xrUgAR/FGh/KIj4YJOJznVXTDm7orRbdRGR46PYJNlXCPplIwP+fEQU0T8kNvdiDBZNKJyfYiGW0HyclpniKqgmgf4sL8EA0SPY5CmRX7F19xCcc1Kp6XBWWL+H8QyBk0F7zSVf71G4=",
        "ARC-Message-Signature": "i=1; a=rsa-sha256; d=subspace.kernel.org;\n\ts=arc-20240116; t=1775028418; c=relaxed/simple;\n\tbh=i3q+ZnanPV6G/1cXFp+xLd7TApeXEUOIHGf51LyJVuc=;\n\th=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References:\n\t In-Reply-To:To:Cc;\n b=LMqSkw8wdOJHCOJE2pecFecDAwC4enDfAJBIbDbSciwg+Gq0fzSqc8h9OaJztykNvbWDB1dgpm5uv3ji6OGRy+3bFmaRT3/fmlsRVHkmYHmYtrKxwIjY6orkQfExIVcKxDu4tUc1bkIR9l//iR7Cl5mRnRUjXeFsynayWU0HDow=",
        "ARC-Authentication-Results": "i=1; smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com;\n spf=pass smtp.mailfrom=oss.qualcomm.com;\n dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com\n header.b=cdocga/0;\n dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.b=CUH7XTU9; arc=none smtp.client-ip=205.220.168.131",
        "DKIM-Signature": [
            "v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h=\n\tcc:content-transfer-encoding:content-type:date:from:in-reply-to\n\t:message-id:mime-version:references:subject:to; s=qcppdkim1; bh=\n\tW391/07ZMOVK4atGULPN5+Bm76UZpkvj4qbP9sDT2Og=; b=cdocga/0a23AXIQ2\n\tlVhFHERbCVZzy6XoYxQChcN+/0hVgmn5cyxJd2nZcEYqO4xsY7CFoWCYKS8qZoF/\n\t18+P47WvUSebiSQiyGETxSMGtp+de1CqxKYyM+TY38hh0SIa8+/Ks02Jl1qwp2E2\n\t3i0uuZWR2d15YUKJ2ygYQD9kdek5xzIRLNh40ZQKrLZCZ6tAqqoM/+EQHXbeguGm\n\ti4vYIyVqOnRn1wFWRSXdEzYqvaGbJyK+i+ogkvgeagTCAAqEOP0N7pvwGvj6adTq\n\tpr1iUKqoxOOzfzqcmDaE0UGP/t4OKFjfTXVcMFSKkF8IBMDXbqSdFW41vptOOkoy\n\ttNo0wg==",
            "v=1; a=rsa-sha256; c=relaxed/relaxed;\n        d=oss.qualcomm.com; s=google; t=1775028416; x=1775633216;\n darn=vger.kernel.org;\n        h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n         :mime-version:subject:date:from:from:to:cc:subject:date:message-id\n         :reply-to;\n        bh=W391/07ZMOVK4atGULPN5+Bm76UZpkvj4qbP9sDT2Og=;\n        b=CUH7XTU9SdI0Nh9sWmc71rfK8m24GHHl9/LkHDJRqVvZmxbMQwoUNEqw0SMuOIxp3f\n         KeYxU/CAHx9Qkzccuj6JoexveZvoOuXhAZxE9kAqOITpddUrgaA3yWjcpXgXzp3Ja4nK\n         pO0v6rhcdaY6cjT0SQimkrLfh+rsJ5vFScte0UxSVMJvjaHzpoz8pCyMvc65RI26wuos\n         usu2nl+4enK7HVaf0NRcP4nYWi1i7gI7x8nQGlzinTess3DXd6mNjYiDTr1F/NcN1mox\n         QKyFKIhvzFVCCBv9aGR//qu9cULMfnlWB2GrF36GxcdmKGAW1PY6fYqD4aKTbB95k7it\n         Q2Hw=="
        ],
        "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n        d=1e100.net; s=20251104; t=1775028416; x=1775633216;\n        h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n         :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to\n         :cc:subject:date:message-id:reply-to;\n        bh=W391/07ZMOVK4atGULPN5+Bm76UZpkvj4qbP9sDT2Og=;\n        b=tOBX3hNR6sSzBLZlhIRvjdDsVgr1ZcoF4T0XMv8z6M3P01i8ZLgXAC2uexBtb/T/gH\n         Y0vrZMttv2qdFO8bJTvI4DXFQDxzkywvgPZWYPJ4ECcIyacw1QxTGax91CqQheYY3ILS\n         FzHa9MV29yPLPcObUlEVKF9V96amYzMwy2f3iYRVsrvvYJ8ugqsNziWGkTHdKQKoeuyU\n         1Ld6hAuVpjVug0saSVsUtFei7yj+KXDkVeeXIadoUdxz+KRm672iXQCXKd6OCEXNvz75\n         LYR1HZRdHyrg5Zf9cxfMXGzAROyZl8G0VgOBpvkBxvGNU/t+eQCCet5JcJ0NEr97EqJN\n         T8rw==",
        "X-Forwarded-Encrypted": "i=1;\n AJvYcCVHTL58I3QQep4op8Dl1I+ik3di3eBLUgce2RdgOOI9WXN8bhfyBViy+8OOSyhyo+08SRHUxgO446wL@vger.kernel.org",
        "X-Gm-Message-State": "AOJu0YxQgkCmwyQkWNh4MmSWX1J/R4+t4lzq0KfwVXXHnH05RRzywkeg\n\tGjKv5JbboVDPUPx8AlznYpd7b3BGAZjVdQjpwwD4W14rJHbxnrzA/V4d7IG75Lh8eM2dM9oipie\n\tqmdeQhTClsoKyTgh3ULI1X+DlFDoU9+JepianM58H9QuhhGbYojVrK6R8u1vat5sg",
        "X-Gm-Gg": "ATEYQzyFbitUMGThMAclnPnOOYs8+WKNBZAYlw5FWqdC6htnT2TWZz+eFU31dizpIXh\n\tli69fVTSdeyi9it1xGGZ7WMvzq6+pMPwfXSeuyUhWVXU5+TX8odh6BK4FXrlYhBqEb0j8GmJg7n\n\tEznqaeHu3w7ZX6CSQOc9CHMQrbie2W+LN7TfEjnYlcAi1bFs5zeF6sTmexVzZY9hsZnU9ne0RxO\n\tnAlEAOdnCEnQpmGbjeNZVafmf+c4lCcDlRYSnQSN2ieVeB99sDK6yZE9iQwZou0l4boXgiKkvVV\n\tQCFJ7ot0Y8ZjdbQiVh+dDKtY9Tol4iQi+vtxcruo7f6D9tUvVnMvJouuRAFs2YPLGxzcM2ZRjgS\n\t4Refzm+PH2Ltc4aX18iGoO7qKNG4NorzEjHDCyFUmggbEeU/cOmALEU1XeKN6BEeFEI/vfIn+OC\n\tQgHSA4sk8sdi4gHM9L4EZ7ByU5rVEELaJ/2kI=",
        "X-Received": [
            "by 2002:a05:622a:87:b0:50d:3efd:bd93 with SMTP id\n d75a77b69052e-50d3efdc340mr16263331cf.11.1775028415564;\n        Wed, 01 Apr 2026 00:26:55 -0700 (PDT)",
            "by 2002:a05:622a:87:b0:50d:3efd:bd93 with SMTP id\n d75a77b69052e-50d3efdc340mr16263021cf.11.1775028415084;\n        Wed, 01 Apr 2026 00:26:55 -0700 (PDT)"
        ],
        "From": "Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>",
        "Date": "Wed, 01 Apr 2026 10:26:26 +0300",
        "Subject": "[PATCH 07/19] drm/panel: himax-hx83102: support Waveshare 12.3\"\n DSI panel",
        "Precedence": "bulk",
        "X-Mailing-List": "linux-gpio@vger.kernel.org",
        "List-Id": "<linux-gpio.vger.kernel.org>",
        "List-Subscribe": "<mailto:linux-gpio+subscribe@vger.kernel.org>",
        "List-Unsubscribe": "<mailto:linux-gpio+unsubscribe@vger.kernel.org>",
        "MIME-Version": "1.0",
        "Content-Type": "text/plain; charset=\"utf-8\"",
        "Content-Transfer-Encoding": "7bit",
        "Message-Id": "<20260401-waveshare-dsi-touch-v1-7-5e9119b5a014@oss.qualcomm.com>",
        "References": "<20260401-waveshare-dsi-touch-v1-0-5e9119b5a014@oss.qualcomm.com>",
        "In-Reply-To": "<20260401-waveshare-dsi-touch-v1-0-5e9119b5a014@oss.qualcomm.com>",
        "To": "Neil Armstrong <neil.armstrong@linaro.org>,\n        Jessica Zhang <jesszhan0024@gmail.com>,\n        David Airlie <airlied@gmail.com>, Simona Vetter <simona@ffwll.ch>,\n        Maarten Lankhorst <maarten.lankhorst@linux.intel.com>,\n        Maxime Ripard <mripard@kernel.org>,\n        Thomas Zimmermann <tzimmermann@suse.de>,\n Rob Herring <robh@kernel.org>,\n        Krzysztof Kozlowski <krzk+dt@kernel.org>,\n        Conor Dooley <conor+dt@kernel.org>,\n        Cong Yang <yangcong5@huaqin.corp-partner.google.com>,\n        Ondrej Jirman <megi@xff.cz>,\n        Javier Martinez Canillas <javierm@redhat.com>,\n        Jagan Teki <jagan@edgeble.ai>, Liam Girdwood <lgirdwood@gmail.com>,\n        Mark Brown <broonie@kernel.org>, Linus Walleij <linusw@kernel.org>,\n        Bartosz Golaszewski <brgl@kernel.org>",
        "Cc": "dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org,\n        linux-kernel@vger.kernel.org, linux-gpio@vger.kernel.org",
        "X-Mailer": "b4 0.15.1",
        "X-Developer-Signature": "v=1; a=openpgp-sha256; l=8981;\n i=dmitry.baryshkov@oss.qualcomm.com; h=from:subject:message-id;\n bh=i3q+ZnanPV6G/1cXFp+xLd7TApeXEUOIHGf51LyJVuc=;\n b=owEBbQGS/pANAwAKAYs8ij4CKSjVAcsmYgBpzMisSXSCfTld4bLflxxcey5rqd1L+NAg6jKaA\n QkCUQH8aaqJATMEAAEKAB0WIQRMcISVXLJjVvC4lX+LPIo+Aiko1QUCaczIrAAKCRCLPIo+Aiko\n 1b9FB/9/CN+nLC9tP01kjUxAq7Tf2RyLpQ8SP2zcZVFPKQAF7qgOK6GKZBv0mTTcGS/vIQzK6yL\n JMX34XxNhQU2O68eiYgKXERNQs3odXgnlscER/oYtTtavjR17ESaWdH8Yub9WjDotNf3llqrzt1\n /laYNbzHuWNdDGZ++GsxOdC2oD3qVKb3im2JDVwvt1xcoMUqCD1pHb1fZOK239KX8nV8UOXUHbx\n +GZPojMMOtWiCHrLRSfWqDI4YBIaFze9SWzT9aSLskIJOzs/WIt7h4WOMr+veafY2VJuragHY7A\n Rn0QafbgbSh5lAcWMYtuLkkDU/pH1ajp1MAMiu1HLW7gNo00",
        "X-Developer-Key": "i=dmitry.baryshkov@oss.qualcomm.com; a=openpgp;\n fpr=8F88381DD5C873E4AE487DA5199BF1243632046A",
        "X-Proofpoint-Spam-Details-Enc": "AW1haW4tMjYwNDAxMDA2NCBTYWx0ZWRfXzHpGfLu9Vk2l\n fUUOfYhe2duBl02Pr41a1634dvFSN155UCU8uPX5ssiYAtmVhAVCs/9bLS75adBTDil+Ck0rWCU\n kcap2Ow84JdtOR2YoZyScEuso2QyNkDqZqw2Vx6YWOsGJJzQUuS03OVkBqaSxDHNTerNFnpeeHq\n 9I0dKAoqeDR9VTVuzC2gz/brczUXFxi2aw9nT1fvOKGihSVK3Z1gt6rtVsmPm32CV53G2JrnKO4\n G9lwzZQp61Ck/ZHPjgdB9SiOeN0ZrJR5qX2I4GAwUyYEPOfZsA/j/K/fPr46HsbsDGGu0JOtQTK\n lGp2iZiDzR1WVgwG8OT1zR2iYonjeDon70l/9iSAIRtjV1zjmdI9yos7ToDAlpixH6AZbh7up1F\n zC5YHXK9rraMVe3T8/fcRekRPEganCBQDYgp7M2cFojB8c57WxLn843ZeGAxbY0pIi4nFrd5wwk\n +MLN/pkyv7nsDfeHTZw==",
        "X-Authority-Analysis": "v=2.4 cv=YcawJgRf c=1 sm=1 tr=0 ts=69ccc8c0 cx=c_pps\n a=WeENfcodrlLV9YRTxbY/uA==:117 a=xqWC_Br6kY4A:10 a=IkcTkHD0fZMA:10\n a=A5OVakUREuEA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22\n a=u7WPNUs3qKkmUXheDGA7:22 a=DJpcGTmdVt4CTyJn9g5Z:22 a=EUspDBNiAAAA:8\n a=6dGl3bZOZdHCWiLLNVsA:9 a=QEXdDO2ut3YA:10 a=kacYvNCVWA4VmyqE58fU:22",
        "X-Proofpoint-GUID": "eSIMrCq5psjlTNoNseM9DzjX62gHkgS2",
        "X-Proofpoint-ORIG-GUID": "eSIMrCq5psjlTNoNseM9DzjX62gHkgS2",
        "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49\n definitions=2026-04-01_02,2026-04-01_01,2025-10-01_01",
        "X-Proofpoint-Spam-Details": "rule=outbound_notspam policy=outbound score=0\n phishscore=0 priorityscore=1501 adultscore=0 clxscore=1015 suspectscore=0\n malwarescore=0 impostorscore=0 spamscore=0 lowpriorityscore=0 bulkscore=0\n classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0\n reason=mlx scancount=1 engine=8.22.0-2603050001 definitions=main-2604010064"
    },
    "content": "Add support for the Waveshare 12.3\" DSI TOUCH-A panel. According to the\nvendor driver, it uses different mode_flags, so let the panel\ndescriptions override driver-wide defaults.\n\nSigned-off-by: Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>\n---\n drivers/gpu/drm/panel/panel-himax-hx83102.c | 144 +++++++++++++++++++++++++++-\n 1 file changed, 142 insertions(+), 2 deletions(-)",
    "diff": "diff --git a/drivers/gpu/drm/panel/panel-himax-hx83102.c b/drivers/gpu/drm/panel/panel-himax-hx83102.c\nindex 8b2a68ee851e..eab67893da86 100644\n--- a/drivers/gpu/drm/panel/panel-himax-hx83102.c\n+++ b/drivers/gpu/drm/panel/panel-himax-hx83102.c\n@@ -29,11 +29,14 @@\n #define HX83102_UNKNOWN_B8\t0xb8\n #define HX83102_SETEXTC\t\t0xb9\n #define HX83102_SETMIPI\t\t0xba\n+#define HX83102_UNKNOWN_BB\t0xbb\n #define HX83102_SETVDC\t\t0xbc\n #define HX83102_SETBANK\t\t0xbd\n #define HX83102_UNKNOWN_BE\t0xbe\n #define HX83102_SETPTBA\t\t0xbf\n #define HX83102_SETSTBA\t\t0xc0\n+#define HX83102_UNKNOWN_C2\t0xc2\n+#define HX83102_UNKNOWN_C6\t0xc6\n #define HX83102_SETTCON\t\t0xc7\n #define HX83102_SETRAMDMY\t0xc8\n #define HX83102_SETPWM\t\t0xc9\n@@ -78,6 +81,7 @@ struct hx83102_panel_desc {\n \t} size;\n \n \tbool has_backlight;\n+\tunsigned long mode_flags;\n \n \tint (*init)(struct hx83102 *ctx);\n };\n@@ -765,6 +769,111 @@ static int holitech_htf065h045_init(struct hx83102 *ctx)\n \treturn dsi_ctx.accum_err;\n }\n \n+/* This is HX83102-E, assuming commands are the same as the normal HX83102 */\n+static int waveshare_12_3_a_init(struct hx83102 *ctx)\n+{\n+\tstruct mipi_dsi_multi_context dsi_ctx = { .dsi = ctx->dsi };\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETEXTC, 0x83, 0x10, 0x2e);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xcd);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_BB, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPCTRL, 0x67, 0x2c, 0xff, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_BE, 0x11, 0x96, 0x89);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_D9, 0x04, 0x03, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPOWER,\n+\t\t\t\t     0x10, 0xfa, 0xaf, 0xaf, 0x33, 0x33, 0xb1, 0x4d, 0x2f, 0x36,\n+\t\t\t\t     0x36, 0x36, 0x36, 0x22, 0x21, 0x15, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDISP,\n+\t\t\t\t     0x00, 0xd0, 0x27, 0x80, 0x00, 0x14, 0x40, 0x2c, 0x32, 0x02,\n+\t\t\t\t     0x00, 0x00, 0x15, 0x20, 0xd7, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCYC,\n+\t\t\t\t     0x98, 0xa0, 0x01, 0x01, 0x98, 0xa0, 0x68, 0x50, 0x01, 0xc7,\n+\t\t\t\t     0x01, 0x58, 0x00, 0xff, 0x00, 0xff);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_B6, 0x4d, 0x4d, 0xe3);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPTBA, 0xfc, 0x85, 0x80);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_D2, 0x33, 0x33);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0,\n+\t\t\t\t     0x00, 0x00, 0x00, 0x00, 0x64, 0x04, 0x00, 0x08, 0x08, 0x27,\n+\t\t\t\t     0x27, 0x22, 0x2f, 0x15, 0x15, 0x04, 0x04, 0x32, 0x10, 0x13,\n+\t\t\t\t     0x00, 0x13, 0x32, 0x10, 0x1f, 0x00,\n+\t\t\t\t     0x02, 0x32, 0x17, 0xfd, 0x00, 0x10, 0x00, 0x00, 0x20,\n+\t\t\t\t     0x30, 0x01, 0x55, 0x21, 0x38, 0x01, 0x55, 0x0f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGMA,\n+\t\t\t\t     0x00, 0x0c, 0x1a, 0x23, 0x2b, 0x4f, 0x64, 0x69, 0x6c, 0x64,\n+\t\t\t\t     0x77, 0x77, 0x76, 0x80, 0x79, 0x7e, 0x85, 0x9a, 0x97, 0x4d,\n+\t\t\t\t     0x56, 0x64, 0x70, 0x00, 0x0c, 0x1a, 0x23, 0x2b, 0x4f, 0x64,\n+\t\t\t\t     0x69, 0x6c, 0x64, 0x77, 0x77, 0x76, 0x80, 0x79, 0x7e, 0x85,\n+\t\t\t\t     0x9a, 0x97, 0x4d, 0x56, 0x64, 0x76);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPOWER, 0x01, 0x9b, 0x01, 0x31);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCLOCK,\n+\t\t\t\t     0x80, 0x36, 0x12, 0x16, 0xc0, 0x28, 0x40, 0x84, 0x22);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0,\n+\t\t\t\t     0x01, 0x00, 0xfc, 0x00, 0x00, 0x11, 0x10, 0x00, 0x0e, 0x00,\n+\t\t\t\t     0x01);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCYC, 0x4e, 0x00, 0x33, 0x11, 0x33, 0x88);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPTBA, 0xf2, 0x00, 0x02);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSTBA,\n+\t\t\t\t     0x23, 0x23, 0x22, 0x11, 0xa2, 0x17, 0x00, 0x80, 0x00, 0x00,\n+\t\t\t\t     0x08, 0x00, 0x63, 0x63);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_C6, 0xf9);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTCON, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETRAMDMY,\n+\t\t\t\t     0x00, 0x04, 0x04, 0x00, 0x00, 0x82, 0x13, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCASCADE, 0x07, 0x04, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP1,\n+\t\t\t\t     0x18, 0x18, 0x18, 0x18, 0x18, 0x18, 0x21, 0x20, 0x21, 0x20,\n+\t\t\t\t     0x01, 0x00, 0x03, 0x02, 0x05, 0x04, 0x07, 0x06, 0x1a, 0x1a,\n+\t\t\t\t     0x1a, 0x1a, 0x9a, 0x9a, 0x9a, 0x9a, 0x18, 0x18, 0x18, 0x18,\n+\t\t\t\t     0x21, 0x20, 0x21, 0x20, 0x18, 0x18, 0x18, 0x18, 0x18, 0x18,\n+\t\t\t\t     0x18, 0x18, 0x18, 0x18);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP2,\n+\t\t\t\t     0x18, 0x18, 0x18, 0x18, 0x18, 0x18, 0x20, 0x21, 0x20, 0x21,\n+\t\t\t\t     0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07, 0x1a, 0x1a,\n+\t\t\t\t     0x1a, 0x1a, 0x1a, 0x1a, 0x1a, 0x1a, 0x18, 0x18, 0x18, 0x18,\n+\t\t\t\t     0x20, 0x21, 0x20, 0x21, 0x98, 0x98, 0x98, 0x98, 0x98, 0x98,\n+\t\t\t\t     0x98, 0x98, 0x98, 0x98);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTP1,\n+\t\t\t\t     0x00, 0x34, 0x01, 0x88, 0x0e, 0xbe, 0x0f);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_C2, 0x43, 0xff, 0x10);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPANEL, 0x02);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x03);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDISP, 0x80);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3,\n+\t\t\t\t     0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,\n+\t\t\t\t     0xaa, 0xaa, 0xaa, 0x80, 0x2a, 0xaa, 0xaa, 0xaa, 0xaa, 0x80,\n+\t\t\t\t     0x2a, 0xaa, 0xaa, 0xaa);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3,\n+\t\t\t\t     0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,\n+\t\t\t\t     0xaa, 0xaa);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3,\n+\t\t\t\t     0xff, 0xff, 0xff, 0xff,\n+\t\t\t\t     0xff, 0xf0, 0xff, 0xff,\n+\t\t\t\t     0xff, 0xff, 0xff, 0xf0);\n+\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00);\n+\n+\treturn dsi_ctx.accum_err;\n+};\n+\n static const struct drm_display_mode starry_mode = {\n \t.clock = 162680,\n \t.hdisplay = 1200,\n@@ -920,6 +1029,30 @@ static const struct hx83102_panel_desc holitech_htf065h045_desc = {\n \t.init = holitech_htf065h045_init,\n };\n \n+static const struct drm_display_mode waveshare_12_3_a_mode = {\n+\t.clock = 95000,\n+\t.hdisplay = 720,\n+\t.hsync_start = 720 + 10,\n+\t.hsync_end = 720 + 10 + 10,\n+\t.htotal = 720 + 10 + 10 + 12,\n+\t.vdisplay = 1920,\n+\t.vsync_start = 1920 + 64,\n+\t.vsync_end = 1920 + 64 + 18,\n+\t.vtotal = 1920 + 64 + 18 + 4,\n+\t.type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,\n+};\n+\n+static const struct hx83102_panel_desc waveshare_12_3_inch_a_desc = {\n+\t.modes = &waveshare_12_3_a_mode,\n+\t.size = {\n+\t\t.width_mm = 109,\n+\t\t.height_mm = 292,\n+\t},\n+\t.mode_flags = MIPI_DSI_MODE_VIDEO_HSE | MIPI_DSI_MODE_VIDEO |\n+\t\t      MIPI_DSI_MODE_LPM | MIPI_DSI_CLOCK_NON_CONTINUOUS,\n+\t.init = waveshare_12_3_a_init,\n+};\n+\n static int hx83102_enable(struct drm_panel *panel)\n {\n \tmsleep(130);\n@@ -1168,8 +1301,12 @@ static int hx83102_probe(struct mipi_dsi_device *dsi)\n \tdesc = of_device_get_match_data(&dsi->dev);\n \tdsi->lanes = 4;\n \tdsi->format = MIPI_DSI_FMT_RGB888;\n-\tdsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |\n-\t\t\t\t\t  MIPI_DSI_MODE_LPM;\n+\tif (desc->mode_flags)\n+\t\tdsi->mode_flags = desc->mode_flags;\n+\telse\n+\t\tdsi->mode_flags = MIPI_DSI_MODE_VIDEO |\n+\t\t\tMIPI_DSI_MODE_VIDEO_SYNC_PULSE |\n+\t\t\tMIPI_DSI_MODE_LPM;\n \tctx->desc = desc;\n \tctx->dsi = dsi;\n \tret = hx83102_panel_add(ctx);\n@@ -1220,6 +1357,9 @@ static const struct of_device_id hx83102_of_match[] = {\n \t{ .compatible = \"holitech,htf065h045\",\n \t  .data = &holitech_htf065h045_desc\n \t},\n+\t{ .compatible = \"waveshare,12.3-dsi-touch-a\",\n+\t  .data = &waveshare_12_3_inch_a_desc\n+\t},\n \t{ /* sentinel */ }\n };\n MODULE_DEVICE_TABLE(of, hx83102_of_match);\n",
    "prefixes": [
        "07/19"
    ]
}