get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/2217975/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 2217975,
    "url": "http://patchwork.ozlabs.org/api/patches/2217975/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260331-upstream_pinctrl-v5-2-8994f59ff367@aspeedtech.com/",
    "project": {
        "id": 42,
        "url": "http://patchwork.ozlabs.org/api/projects/42/?format=api",
        "name": "Linux GPIO development",
        "link_name": "linux-gpio",
        "list_id": "linux-gpio.vger.kernel.org",
        "list_email": "linux-gpio@vger.kernel.org",
        "web_url": "",
        "scm_url": "",
        "webscm_url": "",
        "list_archive_url": "",
        "list_archive_url_format": "",
        "commit_url_format": ""
    },
    "msgid": "<20260331-upstream_pinctrl-v5-2-8994f59ff367@aspeedtech.com>",
    "list_archive_url": null,
    "date": "2026-03-31T07:31:17",
    "name": "[v5,2/3] dt-bindings: mfd: aspeed,ast2x00-scu: Describe AST2700 SCU0",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "808938a5a478d7b17fcc187f3361e08da1e8e694",
    "submitter": {
        "id": 80235,
        "url": "http://patchwork.ozlabs.org/api/people/80235/?format=api",
        "name": "Billy Tsai",
        "email": "billy_tsai@aspeedtech.com"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260331-upstream_pinctrl-v5-2-8994f59ff367@aspeedtech.com/mbox/",
    "series": [
        {
            "id": 498134,
            "url": "http://patchwork.ozlabs.org/api/series/498134/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/list/?series=498134",
            "date": "2026-03-31T07:31:16",
            "name": "pinctrl: aspeed: Add AST2700 SoC0 support",
            "version": 5,
            "mbox": "http://patchwork.ozlabs.org/series/498134/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/2217975/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/2217975/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "\n <linux-gpio+bounces-34456-incoming=patchwork.ozlabs.org@vger.kernel.org>",
        "X-Original-To": [
            "incoming@patchwork.ozlabs.org",
            "linux-gpio@vger.kernel.org"
        ],
        "Delivered-To": "patchwork-incoming@legolas.ozlabs.org",
        "Authentication-Results": [
            "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=vger.kernel.org\n (client-ip=2600:3c0a:e001:db::12fc:5321; helo=sea.lore.kernel.org;\n envelope-from=linux-gpio+bounces-34456-incoming=patchwork.ozlabs.org@vger.kernel.org;\n receiver=patchwork.ozlabs.org)",
            "smtp.subspace.kernel.org;\n arc=none smtp.client-ip=211.20.114.72",
            "smtp.subspace.kernel.org;\n dmarc=pass (p=quarantine dis=none) header.from=aspeedtech.com",
            "smtp.subspace.kernel.org;\n spf=pass smtp.mailfrom=aspeedtech.com"
        ],
        "Received": [
            "from sea.lore.kernel.org (sea.lore.kernel.org\n [IPv6:2600:3c0a:e001:db::12fc:5321])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4flKfW5HtYz1xtJ\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 31 Mar 2026 18:35:47 +1100 (AEDT)",
            "from smtp.subspace.kernel.org (conduit.subspace.kernel.org\n [100.90.174.1])\n\tby sea.lore.kernel.org (Postfix) with ESMTP id 2451630B2714\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 31 Mar 2026 07:32:04 +0000 (UTC)",
            "from localhost.localdomain (localhost.localdomain [127.0.0.1])\n\tby smtp.subspace.kernel.org (Postfix) with ESMTP id 1088A3C872D;\n\tTue, 31 Mar 2026 07:32:01 +0000 (UTC)",
            "from TWMBX01.aspeed.com (mail.aspeedtech.com [211.20.114.72])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby smtp.subspace.kernel.org (Postfix) with ESMTPS id 5BB2E3C3C1E;\n\tTue, 31 Mar 2026 07:31:59 +0000 (UTC)",
            "from TWMBX01.aspeed.com (192.168.0.62) by TWMBX01.aspeed.com\n (192.168.0.62) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1748.10; Tue, 31 Mar\n 2026 15:31:46 +0800",
            "from [127.0.1.1] (192.168.10.13) by TWMBX01.aspeed.com\n (192.168.0.62) with Microsoft SMTP Server id 15.2.1748.10 via Frontend\n Transport; Tue, 31 Mar 2026 15:31:46 +0800"
        ],
        "ARC-Seal": "i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116;\n\tt=1774942320; cv=none;\n b=Gt7XRvBeSKUBK8JWBqn+tSnlLhKwp4Pj5Y+viL95jHqcWD3zB3/6IQLvmAER1mnPZo8YW5jiKMEEoXwX3K4sT1yFYuImsdCvry+dOPZekbF3JlQxbXRUcaTdm95u8VJQkDv9a03W8KNHrmgxPHrpaD3rezFD7qrKSL+pA/VOhCM=",
        "ARC-Message-Signature": "i=1; a=rsa-sha256; d=subspace.kernel.org;\n\ts=arc-20240116; t=1774942320; c=relaxed/simple;\n\tbh=e8lq+jY2HQ8zkEhRGvXd0EB5NimGHYNLx+RsdCMXlGY=;\n\th=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References:\n\t In-Reply-To:To:CC;\n b=tYC4lN1hr3aNfPDvFX8KqknwgN2wZX2yllCH/ausgU5EUisoGQ6alJbOUTWbp7yNmpTZCa5MQmXThStD+/9d8fbiH/ANZZ4ye33Do4i+vqOQuJQILYpx4RlNvZglTFizNLZGtcof+CajEdLsurB4bOkqaS+aY3W+bsH40ihwglg=",
        "ARC-Authentication-Results": "i=1; smtp.subspace.kernel.org;\n dmarc=pass (p=quarantine dis=none) header.from=aspeedtech.com;\n spf=pass smtp.mailfrom=aspeedtech.com; arc=none smtp.client-ip=211.20.114.72",
        "From": "Billy Tsai <billy_tsai@aspeedtech.com>",
        "Date": "Tue, 31 Mar 2026 15:31:17 +0800",
        "Subject": "[PATCH v5 2/3] dt-bindings: mfd: aspeed,ast2x00-scu: Describe\n AST2700 SCU0",
        "Precedence": "bulk",
        "X-Mailing-List": "linux-gpio@vger.kernel.org",
        "List-Id": "<linux-gpio.vger.kernel.org>",
        "List-Subscribe": "<mailto:linux-gpio+subscribe@vger.kernel.org>",
        "List-Unsubscribe": "<mailto:linux-gpio+unsubscribe@vger.kernel.org>",
        "MIME-Version": "1.0",
        "Content-Type": "text/plain; charset=\"utf-8\"",
        "Content-Transfer-Encoding": "7bit",
        "Message-ID": "<20260331-upstream_pinctrl-v5-2-8994f59ff367@aspeedtech.com>",
        "References": "<20260331-upstream_pinctrl-v5-0-8994f59ff367@aspeedtech.com>",
        "In-Reply-To": "<20260331-upstream_pinctrl-v5-0-8994f59ff367@aspeedtech.com>",
        "To": "Lee Jones <lee@kernel.org>, Rob Herring <robh@kernel.org>, \"Krzysztof\n Kozlowski\" <krzk+dt@kernel.org>, Conor Dooley <conor+dt@kernel.org>, \"Joel\n Stanley\" <joel@jms.id.au>, Andrew Jeffery <andrew@codeconstruct.com.au>,\n\t\"Linus Walleij\" <linusw@kernel.org>, Billy Tsai <billy_tsai@aspeedtech.com>,\n\t\"Bartosz Golaszewski\" <brgl@kernel.org>, Ryan Chen <ryan_chen@aspeedtech.com>",
        "CC": "Andrew Jeffery <andrew@aj.id.au>, <devicetree@vger.kernel.org>,\n\t<linux-arm-kernel@lists.infradead.org>, <linux-aspeed@lists.ozlabs.org>,\n\t<linux-kernel@vger.kernel.org>, <openbmc@lists.ozlabs.org>,\n\t<linux-gpio@vger.kernel.org>, <linux-clk@vger.kernel.org>",
        "X-Mailer": "b4 0.14.3",
        "X-Developer-Signature": "v=1; a=ed25519-sha256; t=1774942306; l=5430;\n i=billy_tsai@aspeedtech.com; s=20251118; h=from:subject:message-id;\n bh=e8lq+jY2HQ8zkEhRGvXd0EB5NimGHYNLx+RsdCMXlGY=;\n b=U6PvlIaG6lQgky0Cd+1D873t79J5YadAVzAkpw/hYzf/1pEAbOoJr6JobnLw7SGZf/5sZvDw7\n om5Tqd2kJM0Ckvw4eClyvtL0bhcJ/KOtvDn2QucSBCLPPxW4FNg3bND",
        "X-Developer-Key": "i=billy_tsai@aspeedtech.com; a=ed25519;\n pk=/A8qvgZ6CPfnwKgT6/+k+nvXOkN477MshEGJvVdzeeQ="
    },
    "content": "AST2700 consists of two interconnected SoC instances, each with its own\nSystem Control Unit (SCU). The SCU0 provides pin control, interrupt\ncontrollers, clocks, resets, and address-space mappings for the\nSecondary and Tertiary Service Processors (SSP and TSP).\n\nDescribe the SSP/TSP address mappings using the standard\nmemory-region and memory-region-names properties.\n\nDisallow legacy child nodes that are not present on AST2700, including\np2a-control and smp-memram. The latter is unnecessary as software can\naccess the scratch registers via the SCU syscon.\n\nAlso allow the AST2700 SoC0 pin controller to be described as a child\nnode of the SCU0, and add an example illustrating the SCU0 layout,\nincluding reserved-memory, interrupt controllers, and pinctrl.\n\nSigned-off-by: Billy Tsai <billy_tsai@aspeedtech.com>\n---\n .../bindings/mfd/aspeed,ast2x00-scu.yaml           | 117 +++++++++++++++++++++\n 1 file changed, 117 insertions(+)",
    "diff": "diff --git a/Documentation/devicetree/bindings/mfd/aspeed,ast2x00-scu.yaml b/Documentation/devicetree/bindings/mfd/aspeed,ast2x00-scu.yaml\nindex a87f31fce019..86d51389689c 100644\n--- a/Documentation/devicetree/bindings/mfd/aspeed,ast2x00-scu.yaml\n+++ b/Documentation/devicetree/bindings/mfd/aspeed,ast2x00-scu.yaml\n@@ -46,6 +46,9 @@ properties:\n   '#reset-cells':\n     const: 1\n \n+  memory-region: true\n+  memory-region-names: true\n+\n patternProperties:\n   '^p2a-control@[0-9a-f]+$':\n     description: >\n@@ -87,6 +90,7 @@ patternProperties:\n             - aspeed,ast2400-pinctrl\n             - aspeed,ast2500-pinctrl\n             - aspeed,ast2600-pinctrl\n+            - aspeed,ast2700-soc0-pinctrl\n \n     required:\n       - compatible\n@@ -156,6 +160,42 @@ required:\n   - '#clock-cells'\n   - '#reset-cells'\n \n+allOf:\n+  - if:\n+      properties:\n+        compatible:\n+          contains:\n+            anyOf:\n+              - const: aspeed,ast2700-scu0\n+              - const: aspeed,ast2700-scu1\n+    then:\n+      patternProperties:\n+        '^p2a-control@[0-9a-f]+$': false\n+        '^smp-memram@[0-9a-f]+$': false\n+\n+  - if:\n+      properties:\n+        compatible:\n+          contains:\n+            const: aspeed,ast2700-scu0\n+    then:\n+      properties:\n+        memory-region:\n+          items:\n+            - description: Region mapped through the first SSP address window.\n+            - description: Region mapped through the second SSP address window.\n+            - description: Region mapped through the TSP address window.\n+\n+        memory-region-names:\n+          items:\n+            - const: ssp-0\n+            - const: ssp-1\n+            - const: tsp\n+    else:\n+      properties:\n+        memory-region: false\n+        memory-region-names: false\n+\n additionalProperties: false\n \n examples:\n@@ -180,4 +220,81 @@ examples:\n             reg = <0x7c 0x4>, <0x150 0x8>;\n         };\n     };\n+\n+  - |\n+    / {\n+        #address-cells = <2>;\n+        #size-cells = <2>;\n+\n+        reserved-memory {\n+            #address-cells = <2>;\n+            #size-cells = <2>;\n+            ranges;\n+\n+            ssp_region_0: memory@400000000 {\n+                reg = <0x4 0x00000000 0x0 0x01000000>;\n+                no-map;\n+            };\n+\n+            ssp_region_1: memory@401000000 {\n+                reg = <0x4 0x01000000 0x0 0x01000000>;\n+                no-map;\n+            };\n+\n+            tsp_region: memory@402000000 {\n+                reg = <0x4 0x02000000 0x0 0x01000000>;\n+                no-map;\n+            };\n+        };\n+\n+        bus {\n+            #address-cells = <2>;\n+            #size-cells = <2>;\n+\n+            syscon@12c02000 {\n+                compatible = \"aspeed,ast2700-scu0\", \"syscon\", \"simple-mfd\";\n+                reg = <0 0x12c02000 0 0x1000>;\n+                ranges = <0x0 0x0 0x12c02000 0x1000>;\n+                #address-cells = <1>;\n+                #size-cells = <1>;\n+                #clock-cells = <1>;\n+                #reset-cells = <1>;\n+\n+                memory-region = <&ssp_region_0>, <&ssp_region_1>,\n+                                <&tsp_region>;\n+                memory-region-names = \"ssp-0\", \"ssp-1\", \"tsp\";\n+\n+                silicon-id@0 {\n+                    compatible = \"aspeed,ast2700-silicon-id\", \"aspeed,silicon-id\";\n+                    reg = <0x0 0x4>;\n+                };\n+\n+                interrupt-controller@1b0 {\n+                    compatible = \"aspeed,ast2700-scu-ic0\";\n+                    reg = <0x1b0 0x4>;\n+                    #interrupt-cells = <1>;\n+                    interrupts-extended = <&intc0 97>;\n+                    interrupt-controller;\n+                };\n+\n+                interrupt-controller@1e0 {\n+                    compatible = \"aspeed,ast2700-scu-ic1\";\n+                    reg = <0x1e0 0x4>;\n+                    #interrupt-cells = <1>;\n+                    interrupts-extended = <&intc0 98>;\n+                    interrupt-controller;\n+                };\n+\n+                pinctrl@400 {\n+                    compatible = \"aspeed,ast2700-soc0-pinctrl\";\n+                    reg = <0x400 0x318>;\n+                    emmc-state {\n+                        function = \"EMMC\";\n+                        groups = \"EMMCG1\";\n+                    };\n+                };\n+            };\n+        };\n+    };\n+\n ...\n",
    "prefixes": [
        "v5",
        "2/3"
    ]
}