Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2217932/?format=api
{ "id": 2217932, "url": "http://patchwork.ozlabs.org/api/patches/2217932/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-tegra/patch/20260331-t264-pwm-v4-3-c041659677cf@nvidia.com/", "project": { "id": 21, "url": "http://patchwork.ozlabs.org/api/projects/21/?format=api", "name": "Linux Tegra Development", "link_name": "linux-tegra", "list_id": "linux-tegra.vger.kernel.org", "list_email": "linux-tegra@vger.kernel.org", "web_url": null, "scm_url": null, "webscm_url": null, "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260331-t264-pwm-v4-3-c041659677cf@nvidia.com>", "list_archive_url": null, "date": "2026-03-31T02:12:15", "name": "[v4,3/7] pwm: tegra: Modify read/write accessors for multi-register channel", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "f23f6ba356c950af779d63966c05db4b1be2106d", "submitter": { "id": 26499, "url": "http://patchwork.ozlabs.org/api/people/26499/?format=api", "name": "Mikko Perttunen", "email": "mperttunen@nvidia.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/linux-tegra/patch/20260331-t264-pwm-v4-3-c041659677cf@nvidia.com/mbox/", "series": [ { "id": 498119, "url": "http://patchwork.ozlabs.org/api/series/498119/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-tegra/list/?series=498119", "date": "2026-03-31T02:12:15", "name": "Tegra264 PWM support", "version": 4, "mbox": "http://patchwork.ozlabs.org/series/498119/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2217932/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2217932/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "\n <linux-tegra+bounces-13449-incoming=patchwork.ozlabs.org@vger.kernel.org>", "X-Original-To": [ "incoming@patchwork.ozlabs.org", "linux-tegra@vger.kernel.org" ], "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=Nvidia.com header.i=@Nvidia.com header.a=rsa-sha256\n header.s=selector2 header.b=VcdpV59N;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=vger.kernel.org\n (client-ip=2600:3c04:e001:36c::12fc:5321; helo=tor.lore.kernel.org;\n envelope-from=linux-tegra+bounces-13449-incoming=patchwork.ozlabs.org@vger.kernel.org;\n receiver=patchwork.ozlabs.org)", "smtp.subspace.kernel.org;\n\tdkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com\n header.b=\"VcdpV59N\"", "smtp.subspace.kernel.org;\n arc=fail smtp.client-ip=52.101.52.45", "smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=nvidia.com", "smtp.subspace.kernel.org;\n spf=fail smtp.mailfrom=nvidia.com", "dkim=none (message not signed)\n header.d=none;dmarc=none action=none header.from=nvidia.com;" ], "Received": [ "from tor.lore.kernel.org (tor.lore.kernel.org\n [IPv6:2600:3c04:e001:36c::12fc:5321])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4flBVH13MGz1yGH\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 31 Mar 2026 13:13:11 +1100 (AEDT)", "from smtp.subspace.kernel.org (conduit.subspace.kernel.org\n [100.90.174.1])\n\tby tor.lore.kernel.org (Postfix) with ESMTP id 2C5763046080\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 31 Mar 2026 02:12:46 +0000 (UTC)", "from localhost.localdomain (localhost.localdomain [127.0.0.1])\n\tby smtp.subspace.kernel.org (Postfix) with ESMTP id EF90C366DDB;\n\tTue, 31 Mar 2026 02:12:45 +0000 (UTC)", "from BL2PR02CU003.outbound.protection.outlook.com\n (mail-eastusazon11011045.outbound.protection.outlook.com [52.101.52.45])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby smtp.subspace.kernel.org (Postfix) with ESMTPS id 3D8B0366DB4;\n\tTue, 31 Mar 2026 02:12:44 +0000 (UTC)", "from SJ2PR12MB9161.namprd12.prod.outlook.com (2603:10b6:a03:566::20)\n by CH3PR12MB8330.namprd12.prod.outlook.com (2603:10b6:610:12c::22) with\n Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9769.15; Tue, 31 Mar\n 2026 02:12:40 +0000", "from SJ2PR12MB9161.namprd12.prod.outlook.com\n ([fe80::d9d1:8c49:a703:b017]) by SJ2PR12MB9161.namprd12.prod.outlook.com\n ([fe80::d9d1:8c49:a703:b017%4]) with mapi id 15.20.9769.014; Tue, 31 Mar 2026\n 02:12:40 +0000" ], "ARC-Seal": [ "i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116;\n\tt=1774923165; cv=fail;\n b=AFzX8aHpU+PNH03XtevzjiAoIF68Zpx3Z88iwX6p8WhbdUTemuqnhh+/aJWL+/BYNuCQHWz+NGsw5L+bkxmilCOPkWLQ3C5aXcw0AZopsm6cM7L0tOF6v9mp0rMInh9/sJzOS4XW7gj6pO64bK8qLiLLt6NhgCzQcCeEF0GoJ9w=", "i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none;\n b=VVvggeXNYJOj2HhD9T18j8AQZ1D6l4sTo2cPZFFlRM3RG5IPsmYiBXOSRJ2A6N49w/M1gTcdxJMQHib4p59cEpEuMZYwJQKFaPrO/iaJn5OxH5yxd9SLLIpM5m6rteGjBlMVcXcdoQlzAILCQ/mwfNDZ+ouJANPAq5wDtOPRVXsshrGXOqxtAtEm10zoBJCv6myfwk/s7DZdnCJ2ngfBiSAB9opZf4tu7ENv7/9jm/qIvGA4A2X9ptz1dFh4dzED80/hgxzZtEB0Fo4CqEHIUCK72wxaEqUsHufDryisDdnQMwQ5Az93wO0ih6LiW3rJNcqfJNgNL9n0O99ZqdHsDw==" ], "ARC-Message-Signature": [ "i=2; a=rsa-sha256; d=subspace.kernel.org;\n\ts=arc-20240116; t=1774923165; c=relaxed/simple;\n\tbh=uTRqogwjKuWXcnXrAJ3lax53JDoFosbeDA7STMza/ck=;\n\th=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To:\n\t To:Cc:MIME-Version;\n b=jVBO3PcIFe1lowtwPLrV6DzA1yPybtvneFtPUADOaLKBEcMYJmXirOXBVbpPT9yWSTN1RvGXAqZGiGFsIBMZYrVvEAa2+WhOuh6bZ4zmvzkygxZMHimLtyWrEqHfSndJtXEykwAgF0XrQOBll8NiAoJxHAVDRzMUUfEl0+1WUEc=", "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector10001;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1;\n bh=VPImkE1GWdV8WeYRws8lAyp6pPI8gFA2YVMajzjzaxo=;\n b=BfCOHMNb0UbJRZ3Iqh76bMHKm8Qu4aRy/760oBWmYEDrV0ikSIpcXBn07Bf39xQQepYmNQGA959RhgvVI9XjrBKbsRTkF9qXmQtPpVZGaDHElgZ3COo2EAj92drcdAM665Ln0qEeKnXIw1Iac75jWMY8ollyUzbaUeLB5DyyWlM50dQe7J9DdwBkZbQQ9N1cf7IpHLYkA6LlObqsFtx/lR50ayLJQkzx+2lU9wPoAfHzBm7maF2/NSGDlM+UVLCnDiyemoWi4QftTWMwRWpCRnhFeZYY5vkXh8xH2+nm7GwCNFvoIGbPjaqNgQ/b+cB8s/o8crn+3CT3GEsFWUZL2A==" ], "ARC-Authentication-Results": [ "i=2; smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=nvidia.com;\n spf=fail smtp.mailfrom=nvidia.com;\n dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com\n header.b=VcdpV59N; arc=fail smtp.client-ip=52.101.52.45", "i=1; mx.microsoft.com 1; spf=pass\n smtp.mailfrom=nvidia.com; dmarc=pass action=none header.from=nvidia.com;\n dkim=pass header.d=nvidia.com; arc=none" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com;\n s=selector2;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=VPImkE1GWdV8WeYRws8lAyp6pPI8gFA2YVMajzjzaxo=;\n b=VcdpV59NkZWdE3gQnm4dsLx+3FYAr1ZHstV5F+iVesFTNGbrY+//ZR6tGZOnS0Nb2/P7CJj6FrRZ7U5LaPm6NeF6N3ZIPIPKo3ru9ZnsKp4SQxyz2yH8MEhBFkwrQCePeEc7vaE5pIW1h161wmMLdPc816k5aJ758WWA+iTi76sPb9iCxUSRIfQlRpg0hkk5hXmnp7rnYpnTwsXRqRTYCE7D8+/i5OkQ70yLypQi7qKFzmqFCUt3atP61jinobzelQ7D369eQrjGLRpdbYUc3nAIimk3/lBrspiaeNELlcWudngN91TFVvREBn/I+4eFJ2acsDY958hFLT0Zp0gjpA==", "From": "Mikko Perttunen <mperttunen@nvidia.com>", "Date": "Tue, 31 Mar 2026 11:12:15 +0900", "Subject": "[PATCH v4 3/7] pwm: tegra: Modify read/write accessors for\n multi-register channel", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "7bit", "Message-Id": "<20260331-t264-pwm-v4-3-c041659677cf@nvidia.com>", "References": "<20260331-t264-pwm-v4-0-c041659677cf@nvidia.com>", "In-Reply-To": "<20260331-t264-pwm-v4-0-c041659677cf@nvidia.com>", "To": "Thierry Reding <thierry.reding@gmail.com>, =?utf-8?q?Uwe_Kleine-K=C3=B6n?=\n\t=?utf-8?q?ig?= <ukleinek@kernel.org>,\n Jonathan Hunter <jonathanh@nvidia.com>, Rob Herring <robh@kernel.org>,\n Krzysztof Kozlowski <krzk+dt@kernel.org>,\n Conor Dooley <conor+dt@kernel.org>", "Cc": "linux-pwm@vger.kernel.org, linux-tegra@vger.kernel.org,\n linux-kernel@vger.kernel.org, devicetree@vger.kernel.org,\n Thierry Reding <treding@nvidia.com>,\n Mikko Perttunen <mperttunen@nvidia.com>", "X-Mailer": "b4 0.14.3", "X-ClientProxiedBy": "TYCP286CA0213.JPNP286.PROD.OUTLOOK.COM\n (2603:1096:400:3c5::19) To SJ2PR12MB9161.namprd12.prod.outlook.com\n (2603:10b6:a03:566::20)", "Precedence": "bulk", "X-Mailing-List": "linux-tegra@vger.kernel.org", "List-Id": "<linux-tegra.vger.kernel.org>", "List-Subscribe": "<mailto:linux-tegra+subscribe@vger.kernel.org>", "List-Unsubscribe": "<mailto:linux-tegra+unsubscribe@vger.kernel.org>", "MIME-Version": "1.0", "X-MS-PublicTrafficType": "Email", "X-MS-TrafficTypeDiagnostic": "SJ2PR12MB9161:EE_|CH3PR12MB8330:EE_", "X-MS-Office365-Filtering-Correlation-Id": "9387fae2-b7b3-47a4-83f5-08de8ecafc75", "X-MS-Exchange-SenderADCheck": "1", "X-MS-Exchange-AntiSpam-Relay": "0", "X-Microsoft-Antispam": "\n\tBCL:0;ARA:13230040|1800799024|376014|10070799003|366016|56012099003|18002099003|22082099003;", "X-Microsoft-Antispam-Message-Info": "\n\t5l0SiFBMqAJl202Dy5zsBGq5X7kKSVK0sDjeuAPUCDTKyp26nhi9K6Zp95mAO4rI+NdeunyP2sb0xVDfkD3eiU1ComsMmdbUUas+QJFiX7OGRmKpPEbRj7MevQHaI51YJKJC6vhm+nrsYtqem0X0FUx/U6iGsmIHciCfjDgAvdhmE23a2V2klkFrti2JvEYdFARprVIjiSaeG0e8Guxc5mMWwwKpvtHboEW51E/TD4tOAP4gmcc+/XvfG+NQY73sMh1uj2H8mgCj82s62BzdgbFFH+77hcaVSxIA4RONodh49hdrpCSr6hSuVOlmZIl07WIUJ6rN5SXy4DKHDHRQ9Mkl/Ef7ftS9Oh2rV6+C0KAJfhPPG2QXRXLwkmqNmD4BSrOyrY6fxXdhhuHNq3ymnsi9h29bHNfIIU7iYsUzh6KXf8sjFKjoTmCor2g1l7LfocpllkmmTE5F9215w6/1wDdlvAV2nBDzDA9BJoY94G0bWHsSZtxvfhoXh5G1375U8YQffMhKb90IHdwSQIj0AupFsE+7C4oEKhQNgl4sDXLUPFia80NKUqaQE3EXo5dnl0Vlp55aqnix6OMaiNqbu9zM2pgzSNYRLOsq8DF/2hhxNXJ0NOqXZkKL3jozheyzV+suEkDoDdBaCNzA6/cX662Mk653S/EsK2brOKmeWU68PO7eVhOfCFxrLBCPwNmP3+bK2y1K3QBO4qPM0Pn8rXz28+Gua4v7t/AweIK+P3E=", "X-Forefront-Antispam-Report": "\n\tCIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:SJ2PR12MB9161.namprd12.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(1800799024)(376014)(10070799003)(366016)(56012099003)(18002099003)(22082099003);DIR:OUT;SFP:1101;", "X-MS-Exchange-AntiSpam-MessageData-ChunkCount": "2", "X-MS-Exchange-AntiSpam-MessageData-0": "=?utf-8?q?FM0KRhiECeO7i1bGT2XAjANhABU0?=\n\t=?utf-8?q?Ln1wMI4N0kPttYPhyZRGwVb/IOipUxCk0x0V4PeEMclYvTcO1VtK9FOHWeotsnpEq?=\n\t=?utf-8?q?cZb8hdLkuohlJTgm8qZZmpREmn22EZzFAnQ2EMno0M4vXnwyM44FaFOl35RxozsZW?=\n\t=?utf-8?q?KkN30VxWjLhim5ivnqMSi+WQ+os86i2ehjx2Gyc15igPagBhK2Rnjl5O8a4Bv3q6t?=\n\t=?utf-8?q?OXuiTH5VPajSdKaJ/RzmwhC7i0r6QX+VqdGo3ZcACpzzIPVEXWKYPK8tHIPVrlzau?=\n\t=?utf-8?q?DCG80x1EEVuvkYrLJ7Qmdwk3TlsykI/TDuGMIOw9DyhVwKP6VF+0ejppwXUT4x1I2?=\n\t=?utf-8?q?ARgg7Zhf6Fi5YmQuGVLqPqRBqPNCqOrWtTyECVc4deWBVDr4NOEJg+g3cT5VtzK/F?=\n\t=?utf-8?q?QOrvwfbtwfX2BrMAGYQqlcRgl3ahbKUbH6xqLpEdVm9FNPzw3SXQOTpdpPuzizWPl?=\n\t=?utf-8?q?XvqunX5FcZUWkLWhU5vwcYeS88FndiviUWXLgg8t3x0nYEGyblZD2MstVUqB95jBR?=\n\t=?utf-8?q?w+JYPMgA3VGzaP1OfpQVhVAFN296J9JYjKcSmKmJDBKfbQj0dwoDs1HeFqQxmKR/Y?=\n\t=?utf-8?q?KkRMjniNks3P36zrNki0/mpFHV/rIaidvMJf7ZNOtEh0t2E8z8nw05cMvSztVKbZW?=\n\t=?utf-8?q?7bTbZ/wvwolKOHOjT+uAcqbQcAGz1e3SxwzqVZE/AURORU0H4p+fhPDczxkgZuZvF?=\n\t=?utf-8?q?cdiDSPZ/ID/XYMFYheLL6xgIAW4WLaIBRc4PvCxk6Vb9a7+Ef7L8Li8MZwY+sB7Cd?=\n\t=?utf-8?q?INtJDE9wqWsl30BHDPaPeUC48LutKr/s/Mc3MU/F11qaR1B0LPQ+/oZgzKBGVNyXk?=\n\t=?utf-8?q?Fc+dLquhHA5R2EdgJsdFemOX8SSe+pBz5jBQY6H76gMUPWEdr8NkFm5DhxKlpxpTL?=\n\t=?utf-8?q?z8Cox0z9RyVnddL99Ura/c0MEnoinFzIMRFHeXL0qKCGBQBkBxt6IIP+5jlfDCCwV?=\n\t=?utf-8?q?mE/sPZbXPAr2fIsvY7USRJMcZHWMx5EX1Fpw7PxOPTgcDwgRu9wU2xv+NCTJ+iX1P?=\n\t=?utf-8?q?qHQjLEIWe+fG6Pk5HAdBD7EJF/kRLALwx/zTCX4hB6aj7osomVk1ggDvLr1SJT9v0?=\n\t=?utf-8?q?lCD2f0hwLHfCtZcY12iWpMlxyPI5B8qWh6NdRkF/h71inLxdF17W1XQxsMEZsqHo4?=\n\t=?utf-8?q?axpdyeQT7Xljc9347ggz/1oggvqpWOMTQPp8x79i29gUtMqzPAqWSfU4BURFWBUJU?=\n\t=?utf-8?q?wUdjb3p68zpPVy4I/A+yQsHpfBoYD7gpjzr65QN1nLVygZj5QcUUCmtnI1qmat1FI?=\n\t=?utf-8?q?8GOi/znpdQaBX2B29D5nLuMJqyEmv6ghW5X7oaUnI07luDkq5tZ0TcIXb1rG4lz8M?=\n\t=?utf-8?q?wxT+pIRL8E3PqX3c9+Ez/Evw5lXV9Lh/e1jJ345kT/YU/i9IO22WCK4a9PfnjxuZk?=\n\t=?utf-8?q?y5UqavHlP4lbc8iah+SDioXbGhwtShSaD5xker6WiSolkDNwDp1HZ1+gj57d1NYl2?=\n\t=?utf-8?q?/e/zu3nWY9YAddU7ydINiRPGRp6TDO+f+D6C0jWoPmCR79p6+XfKSBHzX4IhTXn0T?=\n\t=?utf-8?q?pf+ySmJ0zNraYceliPPhEXMcBXPM9V+E4RQ3dMROQsCj267pbXHqJJzbpayFU7uFq?=\n\t=?utf-8?q?mbnQ3QGwJN4lnhZ/k8iFLCAyIAvrs3CbtC+aRY0y3RXt42h2HwDCKqFMnkjfTDHrX?=\n\t=?utf-8?q?o3Jww+mNlqjGFWM+4FRGrip/nfj9Oz/7fCgbnn1XApOlzcA6EhyYWY4eGf+JSeGzn?=\n\t=?utf-8?q?QBYB3lV62JaDPaqRN?=", "X-MS-Exchange-AntiSpam-MessageData-1": "iVIhX0Yf0tc1dlr233QgMB/+zjjO4zSvyJU=", "X-OriginatorOrg": "Nvidia.com", "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n 9387fae2-b7b3-47a4-83f5-08de8ecafc75", "X-MS-Exchange-CrossTenant-AuthSource": "SJ2PR12MB9161.namprd12.prod.outlook.com", "X-MS-Exchange-CrossTenant-AuthAs": "Internal", "X-MS-Exchange-CrossTenant-OriginalArrivalTime": "31 Mar 2026 02:12:40.5143\n (UTC)", "X-MS-Exchange-CrossTenant-FromEntityHeader": "Hosted", "X-MS-Exchange-CrossTenant-Id": "43083d15-7273-40c1-b7db-39efd9ccc17a", "X-MS-Exchange-CrossTenant-MailboxType": "HOSTED", "X-MS-Exchange-CrossTenant-UserPrincipalName": "\n VpFnwxBb4xmCztSwLrGew4N80iK324bAXVA8Q1UtAQAF6uJC9rirShvBrrP9g6hytEK7jux1B58TKtKFV6MJQA==", "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "CH3PR12MB8330" }, "content": "On Tegra264, each PWM instance has two registers (per channel, of which\nthere is one). Update the pwm_readl/pwm_writel helper functions to\ntake channel (as struct pwm_device *) and offset separately.\n\nReviewed-by: Thierry Reding <treding@nvidia.com>\nSigned-off-by: Mikko Perttunen <mperttunen@nvidia.com>\n---\n drivers/pwm/pwm-tegra.c | 26 +++++++++++++++-----------\n 1 file changed, 15 insertions(+), 11 deletions(-)", "diff": "diff --git a/drivers/pwm/pwm-tegra.c b/drivers/pwm/pwm-tegra.c\nindex 8a330169d531..358c81cea05b 100644\n--- a/drivers/pwm/pwm-tegra.c\n+++ b/drivers/pwm/pwm-tegra.c\n@@ -57,6 +57,8 @@\n #define PWM_SCALE_WIDTH\t13\n #define PWM_SCALE_SHIFT\t0\n \n+#define PWM_CSR_0\t0\n+\n struct tegra_pwm_soc {\n \tunsigned int num_channels;\n };\n@@ -78,14 +80,18 @@ static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)\n \treturn pwmchip_get_drvdata(chip);\n }\n \n-static inline u32 pwm_readl(struct tegra_pwm_chip *pc, unsigned int offset)\n+static inline u32 pwm_readl(struct pwm_device *dev, unsigned int offset)\n {\n-\treturn readl(pc->regs + (offset << 4));\n+\tstruct tegra_pwm_chip *chip = to_tegra_pwm_chip(dev->chip);\n+\n+\treturn readl(chip->regs + (dev->hwpwm * 16) + offset);\n }\n \n-static inline void pwm_writel(struct tegra_pwm_chip *pc, unsigned int offset, u32 value)\n+static inline void pwm_writel(struct pwm_device *dev, unsigned int offset, u32 value)\n {\n-\twritel(value, pc->regs + (offset << 4));\n+\tstruct tegra_pwm_chip *chip = to_tegra_pwm_chip(dev->chip);\n+\n+\twritel(value, chip->regs + (dev->hwpwm * 16) + offset);\n }\n \n static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,\n@@ -194,7 +200,7 @@ static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,\n \t} else\n \t\tval |= PWM_ENABLE;\n \n-\tpwm_writel(pc, pwm->hwpwm, val);\n+\tpwm_writel(pwm, PWM_CSR_0, val);\n \n \t/*\n \t * If the PWM is not enabled, turn the clock off again to save power.\n@@ -207,7 +213,6 @@ static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,\n \n static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)\n {\n-\tstruct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);\n \tint rc = 0;\n \tu32 val;\n \n@@ -215,21 +220,20 @@ static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)\n \tif (rc)\n \t\treturn rc;\n \n-\tval = pwm_readl(pc, pwm->hwpwm);\n+\tval = pwm_readl(pwm, PWM_CSR_0);\n \tval |= PWM_ENABLE;\n-\tpwm_writel(pc, pwm->hwpwm, val);\n+\tpwm_writel(pwm, PWM_CSR_0, val);\n \n \treturn 0;\n }\n \n static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)\n {\n-\tstruct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);\n \tu32 val;\n \n-\tval = pwm_readl(pc, pwm->hwpwm);\n+\tval = pwm_readl(pwm, PWM_CSR_0);\n \tval &= ~PWM_ENABLE;\n-\tpwm_writel(pc, pwm->hwpwm, val);\n+\tpwm_writel(pwm, PWM_CSR_0, val);\n \n \tpm_runtime_put_sync(pwmchip_parent(chip));\n }\n", "prefixes": [ "v4", "3/7" ] }