get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/2215777/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 2215777,
    "url": "http://patchwork.ozlabs.org/api/patches/2215777/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/linux-tegra/patch/20260325-t264-pwm-v2-3-998d885984b3@nvidia.com/",
    "project": {
        "id": 21,
        "url": "http://patchwork.ozlabs.org/api/projects/21/?format=api",
        "name": "Linux Tegra Development",
        "link_name": "linux-tegra",
        "list_id": "linux-tegra.vger.kernel.org",
        "list_email": "linux-tegra@vger.kernel.org",
        "web_url": null,
        "scm_url": null,
        "webscm_url": null,
        "list_archive_url": "",
        "list_archive_url_format": "",
        "commit_url_format": ""
    },
    "msgid": "<20260325-t264-pwm-v2-3-998d885984b3@nvidia.com>",
    "list_archive_url": null,
    "date": "2026-03-25T10:17:01",
    "name": "[v2,3/7] pwm: tegra: Modify read/write accessors for multi-register channel",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "f23f6ba356c950af779d63966c05db4b1be2106d",
    "submitter": {
        "id": 26499,
        "url": "http://patchwork.ozlabs.org/api/people/26499/?format=api",
        "name": "Mikko Perttunen",
        "email": "mperttunen@nvidia.com"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/linux-tegra/patch/20260325-t264-pwm-v2-3-998d885984b3@nvidia.com/mbox/",
    "series": [
        {
            "id": 497411,
            "url": "http://patchwork.ozlabs.org/api/series/497411/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/linux-tegra/list/?series=497411",
            "date": "2026-03-25T10:16:58",
            "name": "Tegra264 PWM support",
            "version": 2,
            "mbox": "http://patchwork.ozlabs.org/series/497411/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/2215777/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/2215777/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "\n <linux-tegra+bounces-13201-incoming=patchwork.ozlabs.org@vger.kernel.org>",
        "X-Original-To": [
            "incoming@patchwork.ozlabs.org",
            "linux-tegra@vger.kernel.org"
        ],
        "Delivered-To": "patchwork-incoming@legolas.ozlabs.org",
        "Authentication-Results": [
            "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=Nvidia.com header.i=@Nvidia.com header.a=rsa-sha256\n header.s=selector2 header.b=kHcaa/N6;\n\tdkim-atps=neutral",
            "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=vger.kernel.org\n (client-ip=172.232.135.74; helo=sto.lore.kernel.org;\n envelope-from=linux-tegra+bounces-13201-incoming=patchwork.ozlabs.org@vger.kernel.org;\n receiver=patchwork.ozlabs.org)",
            "smtp.subspace.kernel.org;\n\tdkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com\n header.b=\"kHcaa/N6\"",
            "smtp.subspace.kernel.org;\n arc=fail smtp.client-ip=40.93.194.33",
            "smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=nvidia.com",
            "smtp.subspace.kernel.org;\n spf=fail smtp.mailfrom=nvidia.com",
            "dkim=none (message not signed)\n header.d=none;dmarc=none action=none header.from=nvidia.com;"
        ],
        "Received": [
            "from sto.lore.kernel.org (sto.lore.kernel.org [172.232.135.74])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fgjdS5RyYz1xy1\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 25 Mar 2026 21:22:20 +1100 (AEDT)",
            "from smtp.subspace.kernel.org (conduit.subspace.kernel.org\n [100.90.174.1])\n\tby sto.lore.kernel.org (Postfix) with ESMTP id 4920030A2D85\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 25 Mar 2026 10:17:59 +0000 (UTC)",
            "from localhost.localdomain (localhost.localdomain [127.0.0.1])\n\tby smtp.subspace.kernel.org (Postfix) with ESMTP id EA09A3ACF17;\n\tWed, 25 Mar 2026 10:17:58 +0000 (UTC)",
            "from SN4PR0501CU005.outbound.protection.outlook.com\n (mail-southcentralusazon11011033.outbound.protection.outlook.com\n [40.93.194.33])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby smtp.subspace.kernel.org (Postfix) with ESMTPS id D4B1E3B6340;\n\tWed, 25 Mar 2026 10:17:56 +0000 (UTC)",
            "from SJ2PR12MB9161.namprd12.prod.outlook.com (2603:10b6:a03:566::20)\n by DS5PPFA3734E4BA.namprd12.prod.outlook.com (2603:10b6:f:fc00::65c) with\n Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9745.20; Wed, 25 Mar\n 2026 10:17:51 +0000",
            "from SJ2PR12MB9161.namprd12.prod.outlook.com\n ([fe80::d9d1:8c49:a703:b017]) by SJ2PR12MB9161.namprd12.prod.outlook.com\n ([fe80::d9d1:8c49:a703:b017%4]) with mapi id 15.20.9745.019; Wed, 25 Mar 2026\n 10:17:51 +0000"
        ],
        "ARC-Seal": [
            "i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116;\n\tt=1774433878; cv=fail;\n b=K1G6QpnHX/0eVDYW6GndY1gj4AJ1uMAOZnOi6iszofaqoC0r+obdGXDAZUEdnrUK4+kcHAoQsq8kUIGYNDiX/T5GfOJPyC3xL4J9J6rKHQoDJYSZDkwRvlpqACyZmuIFhUzv3W0tWqa0aeP9cDc7uwBfNLOKx8Ic/0ZPvH+Cfbs=",
            "i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none;\n b=oozjPggdy4YFxcMNSnN8pcaFYcu3RHrOMhKGGL4x8hDWzBJJr4AxEKNrfZdu2yXCv4PwmLAxDCalzgWTG5gAAy0he4loi7+f1ZzloGOtB96/86g5fMV7rBugTIRel/Hx+QHnX5e+7I7P20nIzNRGnIVayM//BIV3Dc2Vg1i5CIcfj8SPYLrVtZcOIZ42PViyaxJ7bKu6qGO8NeMDhnZuJBAsIV8424meLTR9g6pvUZ+Yr8CrVnvP7RUGCjZcglVcH+KWpYK4RkycJ1PQWPa9mQfY5PCVgDYH7/MQW2A6gAs7xGbNb8/GSqoKmxL5WQLRFsKtKOl7XMXNMFU/FNEhNQ=="
        ],
        "ARC-Message-Signature": [
            "i=2; a=rsa-sha256; d=subspace.kernel.org;\n\ts=arc-20240116; t=1774433878; c=relaxed/simple;\n\tbh=ucV7O3uQ88HeCUavFZaczBpruvo2XmgQ0OjBCZ3wa2E=;\n\th=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To:\n\t To:Cc:MIME-Version;\n b=nMCjKWfVZeM8CFR6P+2psI905b8aUfvHwjS4befALRUM7le7OLqno6UKEv9/qGO+zn/qOv6XSK5eT/HCnywu9Rp+olqjJGYmxLLjL3nwLoAztMxYmcqXQ8iztf1GnTz2GsB3X7G8VKcsbDqmTVBNJWxDU2MLVxf6qrNVaSy7k5k=",
            "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector10001;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1;\n bh=yg808l5jGFqdOjNqiqmM6dwsAJWgRw49wD8NvoOW2PQ=;\n b=zBsht+9LnlXnSBofz6Crgyw/MiqxTvxZzggh5J1qW4rvdpxcNCQKHaGzvHSHvl/TagnII1WtWGNJO5YHu/oUHtj7iisEbIkhMx0NHq2TKD55qrIFl8Nsab0lK22alz38iAhtRgCvsKRbsCe69WfGmiG6kShvaN1H12rmCjamafXh201pIbcFeQZkFBXHL1twfhFHpYOrpTFqK42GJG9ptfyloUtMOd9Ht/6Rdt2CNkhZlnYVOuqFAr8MYWs4FmtEk6LGUAqP1ZCoPH6KIK1QObFb0C4cwFBZFWdoo7BBkDpr5OnIs+UiW/BJrWopvd/WZcVCtyxXOIj4nuCNLheuqA=="
        ],
        "ARC-Authentication-Results": [
            "i=2; smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=nvidia.com;\n spf=fail smtp.mailfrom=nvidia.com;\n dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com\n header.b=kHcaa/N6; arc=fail smtp.client-ip=40.93.194.33",
            "i=1; mx.microsoft.com 1; spf=pass\n smtp.mailfrom=nvidia.com; dmarc=pass action=none header.from=nvidia.com;\n dkim=pass header.d=nvidia.com; arc=none"
        ],
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com;\n s=selector2;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=yg808l5jGFqdOjNqiqmM6dwsAJWgRw49wD8NvoOW2PQ=;\n b=kHcaa/N6K0qjlZZwB/fiv6LNegxaQefq1mFwGoJUjQwwMwNINoJ5AiTgVXIvoPi4QnLY3nODiAx6sO3oDQuXR9yuUUqzMImoIknf8QJtoVAhDxB6MXBCkg5ulpliXH5JpjRHsj1reUmK8dNcSB2eoDzaVmUuhKFQdC8NCx5yxL88FSXPWYGmWQKxsJxMZkrUtv48VPqoZi7JdtT0B9S/1csPyshOlKn8WR62ySh8tJe6BCHOcCmKXSTV+V2MLDwEzoQJkwp/4JUZkO8PbvL9Rxi1eiAMLaHJCbqeb4vBwrqFPzsya7D1yqYZHk1F5lPgll0wNtVxJDtplwXNsQbsVg==",
        "From": "Mikko Perttunen <mperttunen@nvidia.com>",
        "Date": "Wed, 25 Mar 2026 19:17:01 +0900",
        "Subject": "[PATCH v2 3/7] pwm: tegra: Modify read/write accessors for\n multi-register channel",
        "Content-Type": "text/plain; charset=\"utf-8\"",
        "Content-Transfer-Encoding": "7bit",
        "Message-Id": "<20260325-t264-pwm-v2-3-998d885984b3@nvidia.com>",
        "References": "<20260325-t264-pwm-v2-0-998d885984b3@nvidia.com>",
        "In-Reply-To": "<20260325-t264-pwm-v2-0-998d885984b3@nvidia.com>",
        "To": "Thierry Reding <thierry.reding@gmail.com>, =?utf-8?q?Uwe_Kleine-K=C3=B6n?=\n\t=?utf-8?q?ig?= <ukleinek@kernel.org>,\n  Jonathan Hunter <jonathanh@nvidia.com>, Rob Herring <robh@kernel.org>,\n  Krzysztof Kozlowski <krzk+dt@kernel.org>,\n  Conor Dooley <conor+dt@kernel.org>",
        "Cc": "linux-pwm@vger.kernel.org, linux-tegra@vger.kernel.org,\n linux-kernel@vger.kernel.org, devicetree@vger.kernel.org,\n Mikko Perttunen <mperttunen@nvidia.com>",
        "X-Mailer": "b4 0.14.3",
        "X-ClientProxiedBy": "TPYP295CA0057.TWNP295.PROD.OUTLOOK.COM (2603:1096:7d0:8::8)\n To SJ2PR12MB9161.namprd12.prod.outlook.com (2603:10b6:a03:566::20)",
        "Precedence": "bulk",
        "X-Mailing-List": "linux-tegra@vger.kernel.org",
        "List-Id": "<linux-tegra.vger.kernel.org>",
        "List-Subscribe": "<mailto:linux-tegra+subscribe@vger.kernel.org>",
        "List-Unsubscribe": "<mailto:linux-tegra+unsubscribe@vger.kernel.org>",
        "MIME-Version": "1.0",
        "X-MS-PublicTrafficType": "Email",
        "X-MS-TrafficTypeDiagnostic": "SJ2PR12MB9161:EE_|DS5PPFA3734E4BA:EE_",
        "X-MS-Office365-Filtering-Correlation-Id": "ed7d31c6-8bbc-41e4-9dcc-08de8a57c579",
        "X-MS-Exchange-SenderADCheck": "1",
        "X-MS-Exchange-AntiSpam-Relay": "0",
        "X-Microsoft-Antispam": "\n\tBCL:0;ARA:13230040|366016|1800799024|10070799003|376014|22082099003|56012099003|18002099003;",
        "X-Microsoft-Antispam-Message-Info": "\n\t1MEhCbOL+p/dW59DEfKHvhe36fTgrpI4XngZpChpyzyJS0/1jSMiVmGHD2LvnoaLNAtDLUloKEJrfqXNXLj6VFczPZApzthqtNfJJ7ri6t+OzXYGaQU42GcaH4SvALAeaMQVk7PxOGIiDXYyLgGVADlaA7BlCE3FGZcxOAeW10VRAAsimjcjO4BPebHKvHorvyBkh5bHtKP+kqqVRc3jxxXeWD9FKWymM65lbwFd5DApHKtRmzpxrwm4jO1PZpR8R3zlId/E89dH+IJynYy6HBXP0CH3XVxsrhENdZcbCyIMYdbKdnf6q1fGv3ABk8uhz/PN1hdpAZeVZStBAtAs8hYYxxPzuIsRflj4C9nyUMMiPJxOmLoBXJCSoJ6Wcs/mC+3FnMGe+50C5YmhPEDJr3ObX6vqPwVWHa80ojdCGkZfzL6yOAUGQ0JfsTYKeutzqkOqPACqh9igyc+UL6w7mnOk4K8uMXYMaXqsk1g88NXuw9O9Xh4LR8+xZ3w/ff107TQfu4nVxbEPsQdeK+PZs+RqtJpJf0FbGGrO4lbDFPoQzoAFP32qyQ+rlnl+HIFuoMJY4wjScS3agEWMkUbQlHr5LELLWbzj24gKUr/TzZsyjUJrJBW6KrlB7LMBDG+KQvx4FOIBqflksAuplNkYUNy7QJf9KJmClA0a09gnGxidSqQR2GmUjbM1AyS3C2gbxm9bo8u7Ts1w74/0BeOfxPuuRYMkJqF8EyZgmURRSB0=",
        "X-Forefront-Antispam-Report": "\n\tCIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:SJ2PR12MB9161.namprd12.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(366016)(1800799024)(10070799003)(376014)(22082099003)(56012099003)(18002099003);DIR:OUT;SFP:1101;",
        "X-MS-Exchange-AntiSpam-MessageData-ChunkCount": "2",
        "X-MS-Exchange-AntiSpam-MessageData-0": "=?utf-8?q?2fi/PR/mpZzW/Gmonq5dvrPqsBId?=\n\t=?utf-8?q?Q8Aml6vbi89J7cswUhoADOkSnq7pODatcVLn2GS62q9P6L6kHsTOXlQyJw4GIqT5K?=\n\t=?utf-8?q?3R6g5DENERjAFlY2AHWI/SNc2aiej6ZATVEJM/XJ/Ygz3ms+7SiM5wqrsubRMDNiP?=\n\t=?utf-8?q?nYiof+LpNroDEXziVVk39pTLpvBgi4mg/y7Z2lMa/sGFhUFGcGgKhJxAh7iQ8IUK2?=\n\t=?utf-8?q?WXGXJnSdNPiQnxvm1Tt+Kp9PjQRwm/5mLW95Mub02A/KV2J/Jr/LYNL4Q3+tm7jmU?=\n\t=?utf-8?q?MuI403fpxuApyoRJMds5vTcqBbwTt/d7Mwhfjuzt1ymoYpAxap3kW0jTN3Z5F/d3F?=\n\t=?utf-8?q?2TKJw7vUn15YJPbiu6tnTv8PaLi7FGHBiqaqYuaZk9/okvwmC9neCGEUn0OGOXGHG?=\n\t=?utf-8?q?qP359fDQw6RhqoU7LeRJp3yCzRookroiyMMFoFCxgPan9uVs4SZ8miNnCPjzs1Hlp?=\n\t=?utf-8?q?7WReL+6EA81sOF5A+63YqPqz1FjpuyTu2neVyNKJLys6ElW+FLTPkzrGeBPWjOQeS?=\n\t=?utf-8?q?elwPYUyTWTbiX3EMZH6vIguWHWYIMBPgASE7/rNdsr6i2umV6iQ1eo+OKIldB4nDO?=\n\t=?utf-8?q?yTV/c/7FyxdDS9NL+tDHwdhW0MNDmCWpmtVy5sngCEtWHUcE10/UmlJMKbc9WGnqF?=\n\t=?utf-8?q?qfputId8IktAhu20OTNsZ7dh5tGgInbkux6yghAGdmLrEXcNRdDobErEqjkeRxxnr?=\n\t=?utf-8?q?UAk1L+v6sBXDOwqn1NY906xrgZRLhqHvpMUTOr6YYDjm+5g0QdOZ+QQvuzh1eew9B?=\n\t=?utf-8?q?iHa1iEOkBx8k8Aw2nurPIqIu/LyH9Uf42bzMfxZiiitKUe9ixJf3mjrFuSmFAjQBR?=\n\t=?utf-8?q?esIuPTddn0t5ds+sQ+TVvTHuWFP/a3C9U9gjqVX2TnUm4cux5QnbGY+zyvoGm+3/h?=\n\t=?utf-8?q?SZtYnccx58vREwi/DAI8Y+JHykN//eT1kyu9d0OQwoBDEQtGXMjvVSIy5i46AglGe?=\n\t=?utf-8?q?N/NrKJacD3iXAc0R87YUsVASz9EUfHF+R8VEdK0BW4sFJVmGk+O19ST3hIsOJc6o5?=\n\t=?utf-8?q?65zH4fSMggYRetYnh3EzSFXmOZSdrjrU9sxEpH8ZnU63ySo4di3Qdn5ic9ldjnYM1?=\n\t=?utf-8?q?V06YWHB13NrJIW2l+J1iYSJfeqeSAi9eXHrdqD3VBrpsPpxw0l/NCsZZSuisTp2sj?=\n\t=?utf-8?q?AYbv5GBXDKu4rcBIkiufdLkVFHQcMBOWGl1QpVozkjfB4isZ4C0KBUTdNb45AKLAC?=\n\t=?utf-8?q?3GwcjC8ZLvpUUheC9tXLw2JVKYh4aSB1wDlx3ZMbSnb8u7x6KCjY9wkoc8aWa86/2?=\n\t=?utf-8?q?vbEKoiyaLp8v5aNoWbEzvO+KADFHaCMbQPkVR4BVq8GPLahmzGUPCPBAQsz5zXYxU?=\n\t=?utf-8?q?fCCCllqTevLyOKmxHcYl1Pv3fhnYKUbI/7ipecQKyaKogIiR+SohFYwEWie+MZ/wP?=\n\t=?utf-8?q?SWaYBccDDPg41BOZHvHWpcaX+X04jGKesCtq0sjWwqYSqJ/Er+SsNzoNjydvUnF/1?=\n\t=?utf-8?q?9XYpknabnPrvTJUK8FnoEQzfU3MODXx8MrJMw46sEqAEUNmX514B73LHs2Cl3AQyw?=\n\t=?utf-8?q?8ziQexMZYSmfHbVrEkgZg17R8DcuEo/dF0+djoGrj83M0jxji3d9z6YD7pdQmywj7?=\n\t=?utf-8?q?RWLtwXk/thMyEFhS9FDfAJTqH5tBd/PMMUjkKcbKmnpaBlaCdp0lR5u3MdxyW8GPx?=\n\t=?utf-8?q?Qv3dr1nU0OsORQG2f5jkQbmRfZTJrCnnnDfkGadbdEYBbGntkPDRvZPm41ZtDaSHZ?=\n\t=?utf-8?q?wGzC1uDF497Mw3cQS?=",
        "X-MS-Exchange-AntiSpam-MessageData-1": "6t1GR5+iC/l2Ow==",
        "X-OriginatorOrg": "Nvidia.com",
        "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n ed7d31c6-8bbc-41e4-9dcc-08de8a57c579",
        "X-MS-Exchange-CrossTenant-AuthSource": "SJ2PR12MB9161.namprd12.prod.outlook.com",
        "X-MS-Exchange-CrossTenant-AuthAs": "Internal",
        "X-MS-Exchange-CrossTenant-OriginalArrivalTime": "25 Mar 2026 10:17:51.5168\n (UTC)",
        "X-MS-Exchange-CrossTenant-FromEntityHeader": "Hosted",
        "X-MS-Exchange-CrossTenant-Id": "43083d15-7273-40c1-b7db-39efd9ccc17a",
        "X-MS-Exchange-CrossTenant-MailboxType": "HOSTED",
        "X-MS-Exchange-CrossTenant-UserPrincipalName": "\n pGXs1R1ueaNDk4y7k3NxEjQzQHXrqg9k4eajKG/MOo83SDoHJzAaOnzU5uTfyRLyy8Y23h+xi8eBid16cwoPzw==",
        "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "DS5PPFA3734E4BA"
    },
    "content": "On Tegra264, each PWM instance has two registers (per channel, of which\nthere is one). Update the pwm_readl/pwm_writel helper functions to\ntake channel (as struct pwm_device *) and offset separately.\n\nSigned-off-by: Mikko Perttunen <mperttunen@nvidia.com>\n---\n drivers/pwm/pwm-tegra.c | 26 +++++++++++++++-----------\n 1 file changed, 15 insertions(+), 11 deletions(-)",
    "diff": "diff --git a/drivers/pwm/pwm-tegra.c b/drivers/pwm/pwm-tegra.c\nindex 759b98b97b6e..cf54f75d92a5 100644\n--- a/drivers/pwm/pwm-tegra.c\n+++ b/drivers/pwm/pwm-tegra.c\n@@ -57,6 +57,8 @@\n #define PWM_SCALE_WIDTH\t13\n #define PWM_SCALE_SHIFT\t0\n \n+#define PWM_CSR_0\t0\n+\n struct tegra_pwm_soc {\n \tunsigned int num_channels;\n };\n@@ -78,14 +80,18 @@ static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)\n \treturn pwmchip_get_drvdata(chip);\n }\n \n-static inline u32 pwm_readl(struct tegra_pwm_chip *pc, unsigned int offset)\n+static inline u32 pwm_readl(struct pwm_device *dev, unsigned int offset)\n {\n-\treturn readl(pc->regs + (offset << 4));\n+\tstruct tegra_pwm_chip *chip = to_tegra_pwm_chip(dev->chip);\n+\n+\treturn readl(chip->regs + (dev->hwpwm * 16) + offset);\n }\n \n-static inline void pwm_writel(struct tegra_pwm_chip *pc, unsigned int offset, u32 value)\n+static inline void pwm_writel(struct pwm_device *dev, unsigned int offset, u32 value)\n {\n-\twritel(value, pc->regs + (offset << 4));\n+\tstruct tegra_pwm_chip *chip = to_tegra_pwm_chip(dev->chip);\n+\n+\twritel(value, chip->regs + (dev->hwpwm * 16) + offset);\n }\n \n static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,\n@@ -194,7 +200,7 @@ static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,\n \t} else\n \t\tval |= PWM_ENABLE;\n \n-\tpwm_writel(pc, pwm->hwpwm, val);\n+\tpwm_writel(pwm, PWM_CSR_0, val);\n \n \t/*\n \t * If the PWM is not enabled, turn the clock off again to save power.\n@@ -207,7 +213,6 @@ static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,\n \n static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)\n {\n-\tstruct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);\n \tint rc = 0;\n \tu32 val;\n \n@@ -215,21 +220,20 @@ static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)\n \tif (rc)\n \t\treturn rc;\n \n-\tval = pwm_readl(pc, pwm->hwpwm);\n+\tval = pwm_readl(pwm, PWM_CSR_0);\n \tval |= PWM_ENABLE;\n-\tpwm_writel(pc, pwm->hwpwm, val);\n+\tpwm_writel(pwm, PWM_CSR_0, val);\n \n \treturn 0;\n }\n \n static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)\n {\n-\tstruct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);\n \tu32 val;\n \n-\tval = pwm_readl(pc, pwm->hwpwm);\n+\tval = pwm_readl(pwm, PWM_CSR_0);\n \tval &= ~PWM_ENABLE;\n-\tpwm_writel(pc, pwm->hwpwm, val);\n+\tpwm_writel(pwm, PWM_CSR_0, val);\n \n \tpm_runtime_put_sync(pwmchip_parent(chip));\n }\n",
    "prefixes": [
        "v2",
        "3/7"
    ]
}