Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2215715/?format=api
{ "id": 2215715, "url": "http://patchwork.ozlabs.org/api/patches/2215715/?format=api", "web_url": "http://patchwork.ozlabs.org/project/gcc/patch/20260325072306.2773207-4-herumi@nifty.com/", "project": { "id": 17, "url": "http://patchwork.ozlabs.org/api/projects/17/?format=api", "name": "GNU Compiler Collection", "link_name": "gcc", "list_id": "gcc-patches.gcc.gnu.org", "list_email": "gcc-patches@gcc.gnu.org", "web_url": null, "scm_url": null, "webscm_url": null, "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260325072306.2773207-4-herumi@nifty.com>", "list_archive_url": null, "date": "2026-03-25T07:23:06", "name": "[3/3] i386: Add peephole2 to convert highpart mul to mulx", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "4a72795bd7ae480721c029600d3c6e73eeff7971", "submitter": { "id": 92964, "url": "http://patchwork.ozlabs.org/api/people/92964/?format=api", "name": null, "email": "herumi@nifty.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/gcc/patch/20260325072306.2773207-4-herumi@nifty.com/mbox/", "series": [ { "id": 497388, "url": "http://patchwork.ozlabs.org/api/series/497388/?format=api", "web_url": "http://patchwork.ozlabs.org/project/gcc/list/?series=497388", "date": "2026-03-25T07:23:03", "name": "Optimize 32-bit unsigned constant division for 64-bit targets", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/497388/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2215715/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2215715/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<gcc-patches-bounces~incoming=patchwork.ozlabs.org@gcc.gnu.org>", "X-Original-To": [ "incoming@patchwork.ozlabs.org", "gcc-patches@gcc.gnu.org" ], "Delivered-To": [ "patchwork-incoming@legolas.ozlabs.org", "gcc-patches@gcc.gnu.org" ], "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=nifty.com header.i=@nifty.com header.a=rsa-sha256\n header.s=default-1th84yt82rvi header.b=rF6E2Bta;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org\n (client-ip=38.145.34.32; helo=vm01.sourceware.org;\n envelope-from=gcc-patches-bounces~incoming=patchwork.ozlabs.org@gcc.gnu.org;\n receiver=patchwork.ozlabs.org)", "sourceware.org;\n\tdkim=pass (2048-bit key,\n unprotected) header.d=nifty.com header.i=@nifty.com header.a=rsa-sha256\n header.s=default-1th84yt82rvi header.b=rF6E2Bta", "sourceware.org;\n dmarc=pass (p=none dis=none) header.from=nifty.com", "sourceware.org; spf=pass smtp.mailfrom=nifty.com", "server2.sourceware.org;\n arc=none smtp.remote-ip=106.153.226.39" ], "Received": [ "from vm01.sourceware.org (vm01.sourceware.org [38.145.34.32])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519 server-signature ECDSA (secp384r1) server-digest SHA384)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fgdmF5Xm0z1xy3\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 25 Mar 2026 18:27:57 +1100 (AEDT)", "from vm01.sourceware.org (localhost [127.0.0.1])\n\tby sourceware.org (Postfix) with ESMTP id 9AB194BB58AC\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 25 Mar 2026 07:27:54 +0000 (GMT)", "from mta-snd-e07.mail.nifty.com (mta-snd-e07.mail.nifty.com\n [106.153.226.39])\n by sourceware.org (Postfix) with ESMTPS id 7FA454BB58CA\n for <gcc-patches@gcc.gnu.org>; Wed, 25 Mar 2026 07:23:39 +0000 (GMT)", "from sapp by mta-snd-e07.mail.nifty.com with ESMTP\n id <20260325072337176.YSBU.14880.sapp@nifty.com>;\n Wed, 25 Mar 2026 16:23:37 +0900" ], "DKIM-Filter": [ "OpenDKIM Filter v2.11.0 sourceware.org 9AB194BB58AC", "OpenDKIM Filter v2.11.0 sourceware.org 7FA454BB58CA" ], "DMARC-Filter": "OpenDMARC Filter v1.4.2 sourceware.org 7FA454BB58CA", "ARC-Filter": "OpenARC Filter v1.0.0 sourceware.org 7FA454BB58CA", "ARC-Seal": "i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1774423425; cv=none;\n b=lIhty1eJRFPbAtJY4mmuKNMbbJvmr8SvJgyE5Xm4wmd0xavztKxPjHx2QJG0XPpX//pbLwyvd4sDPR7ABoAKsH5Etc7Kk+ErHQJNcFt+zlhPnsnn8T+bau9Z8JvtqsMZk7w7QKxrUowvQ5/iH2Yqe4RMZ34KeGje8zxZPNhoQ+g=", "ARC-Message-Signature": "i=1; a=rsa-sha256; d=sourceware.org; s=key;\n t=1774423425; c=relaxed/simple;\n bh=r9hXbPeZzHE9ruieEY8hiaYp0acDDY6R3rmR7/deTCY=;\n h=From:To:Subject:Date:Message-ID:MIME-Version:DKIM-Signature;\n b=lphJ8jcmSL7vzUekdvutEx5F4G7419VO/v+DTTPNJJva8NMBkbXB7GSG/KTAE6xSwxq9ENfsVblEVpLXP0+JWUthW3JehSmz1m7/kmaoQw7avy2NhD1xfOu6S4GaHtGuXWnYxGDo6oK+jN9eGAdZo7F0uoPOrQHZ/YH0XHZCCZA=", "ARC-Authentication-Results": "i=1; server2.sourceware.org", "From": "herumi@nifty.com", "To": "gcc-patches@gcc.gnu.org", "Cc": "MITSUNARI Shigeo <herumi@nifty.com>", "Subject": "[PATCH 3/3] i386: Add peephole2 to convert highpart mul to mulx", "Date": "Wed, 25 Mar 2026 16:23:06 +0900", "Message-ID": "<20260325072306.2773207-4-herumi@nifty.com>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260325072306.2773207-1-herumi@nifty.com>", "References": "<20260325072306.2773207-1-herumi@nifty.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=nifty.com;\n s=default-1th84yt82rvi; t=1774423417;\n bh=QDHvY/zz0WhIEZ8qW9xZ+adQ/KF7WlQ9fq/pklj5CgE=;\n h=From:To:Cc:Subject:Date:In-Reply-To:References;\n b=rF6E2BtaZxlElOip5befAc8nAUHdzwP9ixZhQkQVZjCAuEWjvAiU2LRY0NiTfaLW5Y93dWCL\n RdQYpk/L++GMvma+H/bBWSnRKLfTvhI7V0HaRlkMU1eU0OehVECIDKLzmCQcE4Znv/YKKz1GtJ\n IVMMQcSM46ER8hGs1BLPh+1ydVwCxr3WPUkaEZvX/Ot4VAG4ht9YigmpOmlk7OiQPs5eJNv/aV\n 08kMqJEEufBmfhKMFHrmx3k7FlZvrZmSiX0dli+E2JmS67NwwRaeLb4ThqQ0aw9X/17ZXYdfJ2\n 84hzO9AwscIsafI3EPNU7P4fmbssJ61zFc7toVu3aBwg7OCg==", "X-BeenThere": "gcc-patches@gcc.gnu.org", "X-Mailman-Version": "2.1.30", "Precedence": "list", "List-Id": "Gcc-patches mailing list <gcc-patches.gcc.gnu.org>", "List-Unsubscribe": "<https://gcc.gnu.org/mailman/options/gcc-patches>,\n <mailto:gcc-patches-request@gcc.gnu.org?subject=unsubscribe>", "List-Archive": "<https://gcc.gnu.org/pipermail/gcc-patches/>", "List-Post": "<mailto:gcc-patches@gcc.gnu.org>", "List-Help": "<mailto:gcc-patches-request@gcc.gnu.org?subject=help>", "List-Subscribe": "<https://gcc.gnu.org/mailman/listinfo/gcc-patches>,\n <mailto:gcc-patches-request@gcc.gnu.org?subject=subscribe>", "Errors-To": "gcc-patches-bounces~incoming=patchwork.ozlabs.org@gcc.gnu.org" }, "content": "From: MITSUNARI Shigeo <herumi@nifty.com>\n\nWhen the register allocator selects the MUL-based highpart pattern\n(umuldi3_highpart) with the source value already in %rdx, it inserts\na redundant mov to %rax before the mul instruction. Add a peephole2\nthat detects this mov + mul sequence and converts it to a single mulx,\neliminating the extra mov.\n\nThis improves inlined loops that perform multiple unsigned divisions\nby constants. For example, a loop with three div-by-constant\noperations now generates 15 instructions (matching LLVM) instead\nof 18.\n\nBefore (loop body excerpt):\n\tmov\trax, rdx\n\tmul\tr9\n\nAfter:\n\tmulx\trdx, rax, r9\n\ngcc/ChangeLog:\n\n\t* config/i386/i386.md: Add peephole2 to convert\n\tmov + umul_highpart to mulx on BMI2 targets.\n---\n gcc/config/i386/i386.md | 17 +++++++++++++++++\n 1 file changed, 17 insertions(+)", "diff": "diff --git a/gcc/config/i386/i386.md b/gcc/config/i386/i386.md\nindex 1da4644203d..77140464194 100644\n--- a/gcc/config/i386/i386.md\n+++ b/gcc/config/i386/i386.md\n@@ -11477,6 +11477,23 @@\n (set_attr \"prefix\" \"vex\")\n (set_attr \"mode\" \"<MODE>\")])\n \n+;; Convert mov + highpart mul to mulx when the mov source is %rdx.\n+;; mov %rdx, %rax; mulq %src -> mulx %src, %rax, %out\n+(define_peephole2\n+ [(set (match_operand:DWIH 0 \"register_operand\")\n+\t(match_operand:DWIH 1 \"register_operand\"))\n+ (parallel [(set (match_operand:DWIH 2 \"register_operand\")\n+\t\t (umul_highpart:DWIH (match_dup 0)\n+\t\t\t(match_operand:DWIH 3 \"nonimmediate_operand\")))\n+\t (clobber (match_dup 0))\n+\t (clobber (reg:CC FLAGS_REG))])]\n+ \"TARGET_BMI2\n+ && REGNO (operands[1]) == DX_REG\n+ && REGNO (operands[0]) != REGNO (operands[2])\"\n+ [(parallel [(set (match_dup 2)\n+\t\t (umul_highpart:DWIH (match_dup 1) (match_dup 3)))\n+\t (clobber (match_dup 0))])])\n+\n ;; Highpart multiplication patterns\n (define_insn \"<s>mul<mode>3_highpart\"\n [(set (match_operand:DWIH 0 \"register_operand\" \"=d\")\n", "prefixes": [ "3/3" ] }