Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2197074/?format=api
{ "id": 2197074, "url": "http://patchwork.ozlabs.org/api/patches/2197074/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260216225228.53959-4-philmd@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260216225228.53959-4-philmd@linaro.org>", "list_archive_url": null, "date": "2026-02-16T22:52:19", "name": "[03/11] target/sparc: Restore 'gdb-xml/sparc64-fpu.xml'", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "4689b2b6e6782d8fce7871c51796c2c8664862d3", "submitter": { "id": 85046, "url": "http://patchwork.ozlabs.org/api/people/85046/?format=api", "name": "Philippe Mathieu-Daudé", "email": "philmd@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260216225228.53959-4-philmd@linaro.org/mbox/", "series": [ { "id": 492361, "url": "http://patchwork.ozlabs.org/api/series/492361/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=492361", "date": "2026-02-16T22:52:16", "name": "monitor/hmp: Automatically handle gdb-xml exposed registers", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/492361/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2197074/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2197074/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=Wg9NE9MH;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists.gnu.org (lists.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fFJ3k1M3Bz1xwR\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 17 Feb 2026 09:53:54 +1100 (AEDT)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1vs7Sf-0001sG-H7; Mon, 16 Feb 2026 17:53:01 -0500", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <philmd@linaro.org>) id 1vs7Sd-0001rV-NS\n for qemu-devel@nongnu.org; Mon, 16 Feb 2026 17:52:59 -0500", "from mail-wm1-x342.google.com ([2a00:1450:4864:20::342])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <philmd@linaro.org>) id 1vs7Sb-0006TD-GG\n for qemu-devel@nongnu.org; Mon, 16 Feb 2026 17:52:59 -0500", "by mail-wm1-x342.google.com with SMTP id\n 5b1f17b1804b1-48375f1defeso28391305e9.0\n for <qemu-devel@nongnu.org>; Mon, 16 Feb 2026 14:52:57 -0800 (PST)", "from localhost.localdomain (88-187-86-199.subs.proxad.net.\n [88.187.86.199]) by smtp.gmail.com with ESMTPSA id\n 5b1f17b1804b1-4835d99e194sm356603725e9.8.2026.02.16.14.52.53\n (version=TLS1_3 cipher=TLS_CHACHA20_POLY1305_SHA256 bits=256/256);\n Mon, 16 Feb 2026 14:52:53 -0800 (PST)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1771282375; x=1771887175; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=Q1qYXxoXs3fg7sMo9aLOdEMvIAw8M+fxuDARxQQ5jdw=;\n b=Wg9NE9MHlbIB+kM8zj1XeJFw3gRRvGUPUDgyyC0vApcQEohLB8z+fisXlCVjaYpERR\n aEdepDTP6udelwxnXolaih59pYdZ2oJ2OBl1d111QSjpBPzUQzlvOY1CDVisx/mVJh8H\n wLqiuv9TrzkkupsNZ8QkGTvgBgITt8eNFXVFOiNY5kKRW2oD3qdmCwPWJWK/R1KxnGB1\n ow7ODoDV1m7PdIG9uZbk0OhcvMm9Lrs2O1JTD0uDdKSDD4BC2Mh8FMI22sMTgfewcGAm\n 1X6q9zYxK3zBB4Wbv7YrqtY6pHv87RwnlAhZ7/SO5nDdYRi2GX5bJJig0L4XzIkMXJue\n +vmw==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20230601; t=1771282375; x=1771887175;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=Q1qYXxoXs3fg7sMo9aLOdEMvIAw8M+fxuDARxQQ5jdw=;\n b=o2FMD+eyhK3WjV7tIJsCGgLIt2erP8ZksHVx1TxDFHqEYWk7qUeF+eek+Um4Y3hMp2\n gLCaYsEYWLUBIacLjZCtiYM+c0GFKQRSJR86Zais+9016JYq8qJ7QVtiqiLOAJmcaxDW\n RNYt4dys6sgwkJrBKzrfSg36KqT5c25aorLX/jD3xAaugRd5vvnsfNGbs8obBb0KGamB\n 3KUFNPsI3mlv8wjBUUXwdtWo53NVhzuEvTvURIIsMHq50gsg/hHFoLv7lDpz1u9RpzSQ\n UQh4kW3SizPna34G6AohIc1d44sMP0w4vF4TaFRhLNnRw/Vd5aZzBNIDROCIX0P34CMw\n CRpw==", "X-Gm-Message-State": "AOJu0Yz+eOTE0iNZmVuh4nyiyu0QqLBMKxvOjoBuP4Md7m5ZMsFbFuNx\n fKcs0/C10bLa5KaR91tbXhNOK+XTOEBEN/C4F0UX/Go2BTUmKBkFS6zcz2tvrgUUW+pjjOnz6PK\n 43rlAozA=", "X-Gm-Gg": "AZuq6aLLxIqAV23Hd95JcOd0E2+sjs5lVJWPYdx5S5O9XsRfgG44gslPUu7b1+s3jGx\n w0uyJ3HCr/cCnOzZo6HiVnW+AfTAe1tEh4Lgd3ntP4/CjkZj8hPWe84Fb3hZPhCg3k0PY3HtJ4q\n leZDlN4tXKqoUD6acuLWLW59du2T5qA4flwFlgIY6TokCKEp2eWk9DH8tlrYm2IRGjw6beI2ze+\n 9pVJkCe0CR7gpZFXljnCI1U/meixdSon4m/N7LsLQtsvrd5KwxJF32amePgEImNqOJFdhhzZ9H0\n h+YU+CE6bi80kyKIfEzhB56M4Lq9y+J5eN8pWLQWk/17SJ6SY1ULENlpZCIun4w0VGm6X8zwDvM\n GwXeyPqaLRrM4zSXe+fPfgMvNoQx3Rf/TioEYujmlWsYPNxBPomRuw9sIW9fx6/PNXFZACuWflm\n 85Er/OSI3qTAS6/Gt4FeWMepp07BjH7Tnriq2ZIcJ6O2Ic/JeWqsBhG4yqaXDGNYZZL4vWjhvK", "X-Received": "by 2002:a05:600c:8a16:10b0:483:8e43:6dce with SMTP id\n 5b1f17b1804b1-4838e436e43mr27418275e9.29.1771282374604;\n Mon, 16 Feb 2026 14:52:54 -0800 (PST)", "From": "=?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= <philmd@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "Laurent Vivier <laurent@vivier.eu>,\n \"Dr. David Alan Gilbert\" <dave@treblig.org>,\n Nicholas Piggin <npiggin@gmail.com>, Chinmay Rath <rathc@linux.ibm.com>,\n\t=?utf-8?q?Alex_Benn=C3=A9e?= <alex.bennee@linaro.org>,\n Zhao Liu <zhao1.liu@intel.com>,\n Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk>,\n Pierrick Bouvier <pierrick.bouvier@linaro.org>,\n Artyom Tarasenko <atar4qemu@gmail.com>,\n Akihiko Odaki <odaki@rsg.ci.i.u-tokyo.ac.jp>,\n Gustavo Romero <gustavo.romero@linaro.org>,\n Paolo Bonzini <pbonzini@redhat.com>, unisono@quyllur.org, =?utf-8?q?Philipp?=\n\t=?utf-8?q?e_Mathieu-Daud=C3=A9?= <philmd@linaro.org>, qemu-ppc@nongnu.org", "Subject": "[PATCH 03/11] target/sparc: Restore 'gdb-xml/sparc64-fpu.xml'", "Date": "Mon, 16 Feb 2026 23:52:19 +0100", "Message-ID": "<20260216225228.53959-4-philmd@linaro.org>", "X-Mailer": "git-send-email 2.52.0", "In-Reply-To": "<20260216225228.53959-1-philmd@linaro.org>", "References": "<20260216225228.53959-1-philmd@linaro.org>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=UTF-8", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2a00:1450:4864:20::342;\n envelope-from=philmd@linaro.org; helo=mail-wm1-x342.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Restore gdb-xml/sparc64-fpu.xml from mainstream binutils, tag\n'binutils-2_46', found in the gdb/features/sparc/folder [*].\n\nExtract sparc_fpu_gdb_write_register() out of\nsparc_cpu_gdb_read_register() and sparc_fpu_gdb_write_register()\nout of sparc_cpu_gdb_write_register(), taking care to update the\nregister indexes in the switch cases.\n\nRegister these helpers with a call to gdb_register_coprocessor()\nin sparc_cpu_register_gdb_regs().\n\n[*] https://sourceware.org/git/?p=binutils-gdb.git;a=tree;f=gdb/features/sparc;hb=refs/tags/binutils-2_46\n\nSigned-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>\n---\n configs/targets/sparc64-linux-user.mak | 2 +-\n configs/targets/sparc64-softmmu.mak | 2 +-\n target/sparc/cpu.c | 2 +-\n target/sparc/gdbstub.c | 88 +++++++++++++++++---------\n gdb-xml/sparc64-core.xml | 50 ---------------\n gdb-xml/sparc64-fpu.xml | 59 +++++++++++++++++\n 6 files changed, 120 insertions(+), 83 deletions(-)\n create mode 100644 gdb-xml/sparc64-fpu.xml", "diff": "diff --git a/configs/targets/sparc64-linux-user.mak b/configs/targets/sparc64-linux-user.mak\nindex 930f7e13ab9..a5f8f8d51a2 100644\n--- a/configs/targets/sparc64-linux-user.mak\n+++ b/configs/targets/sparc64-linux-user.mak\n@@ -4,6 +4,6 @@ TARGET_ABI_DIR=sparc\n TARGET_SYSTBL_ABI=common,64\n TARGET_SYSTBL=syscall.tbl\n TARGET_BIG_ENDIAN=y\n-TARGET_XML_FILES=gdb-xml/sparc64-core.xml gdb-xml/sparc64-cp0.xml\n+TARGET_XML_FILES=gdb-xml/sparc64-core.xml gdb-xml/sparc64-fpu.xml gdb-xml/sparc64-cp0.xml\n TARGET_LONG_BITS=64\n TARGET_NOT_USING_LEGACY_NATIVE_ENDIAN_API=y\ndiff --git a/configs/targets/sparc64-softmmu.mak b/configs/targets/sparc64-softmmu.mak\nindex 22e7f3c94a7..c35b6b1bb8a 100644\n--- a/configs/targets/sparc64-softmmu.mak\n+++ b/configs/targets/sparc64-softmmu.mak\n@@ -1,7 +1,7 @@\n TARGET_ARCH=sparc64\n TARGET_BASE_ARCH=sparc\n TARGET_BIG_ENDIAN=y\n-TARGET_XML_FILES=gdb-xml/sparc64-core.xml gdb-xml/sparc64-cp0.xml\n+TARGET_XML_FILES=gdb-xml/sparc64-core.xml gdb-xml/sparc64-fpu.xml gdb-xml/sparc64-cp0.xml\n TARGET_LONG_BITS=64\n TARGET_NOT_USING_LEGACY_LDST_PHYS_API=y\n TARGET_NOT_USING_LEGACY_NATIVE_ENDIAN_API=y\ndiff --git a/target/sparc/cpu.c b/target/sparc/cpu.c\nindex 6f7b250abb3..2db34d88b97 100644\n--- a/target/sparc/cpu.c\n+++ b/target/sparc/cpu.c\n@@ -1094,7 +1094,7 @@ static void sparc_cpu_class_init(ObjectClass *oc, const void *data)\n \n #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)\n cc->gdb_core_xml_file = \"sparc64-core.xml\";\n- cc->gdb_num_core_regs = 80;\n+ cc->gdb_num_core_regs = 32;\n #else\n cc->gdb_num_core_regs = 72;\n #endif\ndiff --git a/target/sparc/gdbstub.c b/target/sparc/gdbstub.c\nindex bdd759dd0a9..b5b1494950a 100644\n--- a/target/sparc/gdbstub.c\n+++ b/target/sparc/gdbstub.c\n@@ -40,32 +40,40 @@ int sparc_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n)\n /* register window */\n return gdb_get_rega(mem_buf, env->regwptr[n - 8]);\n }\n+ return 0;\n+}\n+\n+__attribute__((unused))\n+static int sparc_fpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n)\n+{\n+ CPUSPARCState *env = cpu_env(cs);\n+\n #if defined(TARGET_ABI32) || !defined(TARGET_SPARC64)\n- if (n < 64) {\n+ if (n < 32) {\n /* fprs */\n if (n & 1) {\n- return gdb_get_reg32(mem_buf, env->fpr[(n - 32) / 2].l.lower);\n+ return gdb_get_reg32(mem_buf, env->fpr[n / 2].l.lower);\n } else {\n- return gdb_get_reg32(mem_buf, env->fpr[(n - 32) / 2].l.upper);\n+ return gdb_get_reg32(mem_buf, env->fpr[n / 2].l.upper);\n }\n }\n #else\n- if (n < 64) {\n+ if (n < 32) {\n /* f0-f31 */\n if (n & 1) {\n- return gdb_get_reg32(mem_buf, env->fpr[(n - 32) / 2].l.lower);\n+ return gdb_get_reg32(mem_buf, env->fpr[n / 2].l.lower);\n } else {\n- return gdb_get_reg32(mem_buf, env->fpr[(n - 32) / 2].l.upper);\n+ return gdb_get_reg32(mem_buf, env->fpr[n / 2].l.upper);\n }\n }\n- if (n < 80) {\n+ if (n < 48) {\n /* f32-f62 (16 double width registers, even register numbers only)\n- * n == 64: f32 : env->fpr[16]\n- * n == 65: f34 : env->fpr[17]\n+ * n == 32: f32 : env->fpr[16]\n+ * n == 33: f34 : env->fpr[17]\n * etc...\n- * n == 79: f62 : env->fpr[31]\n+ * n == 47: f62 : env->fpr[31]\n */\n- return gdb_get_reg64(mem_buf, env->fpr[(n - 64) + 16].ll);\n+ return gdb_get_reg64(mem_buf, env->fpr[(n - 32) + 16].ll);\n }\n #endif\n return 0;\n@@ -135,39 +143,55 @@ int sparc_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)\n if (n < 8) {\n /* g0..g7 */\n env->gregs[n] = tmp;\n- } else if (n < 32) {\n+ } else {\n /* register window */\n env->regwptr[n - 8] = tmp;\n }\n #if defined(TARGET_ABI32) || !defined(TARGET_SPARC64)\n- else if (n < 64) {\n- /* fprs */\n- /* f0-f31 */\n- if (n & 1) {\n- env->fpr[(n - 32) / 2].l.lower = tmp;\n- } else {\n- env->fpr[(n - 32) / 2].l.upper = tmp;\n- }\n- }\n return 4;\n #else\n- else if (n < 64) {\n+ return 8;\n+#endif\n+}\n+\n+__attribute__((unused))\n+static int sparc_fpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)\n+{\n+ CPUSPARCState *env = cpu_env(cs);\n+\n+#if defined(TARGET_ABI32) || !defined(TARGET_SPARC64)\n+ uint32_t tmp;\n+\n+ tmp = ldl_p(mem_buf);\n+\n+ /* fprs */\n+ /* f0-f31 */\n+ if (n & 1) {\n+ env->fpr[n / 2].l.lower = tmp;\n+ } else {\n+ env->fpr[n / 2].l.upper = tmp;\n+ }\n+\n+ return 4;\n+#else\n+ if (n < 32) {\n /* f0-f31 */\n- tmp = ldl_p(mem_buf);\n+ uint32_t tmp = ldl_p(mem_buf);\n if (n & 1) {\n- env->fpr[(n - 32) / 2].l.lower = tmp;\n+ env->fpr[n / 2].l.lower = tmp;\n } else {\n- env->fpr[(n - 32) / 2].l.upper = tmp;\n+ env->fpr[n / 2].l.upper = tmp;\n }\n return 4;\n- } else if (n < 80) {\n+ } else {\n+ uint64_t tmp = ldq_p(mem_buf);\n /* f32-f62 (16 double width registers, even register numbers only)\n- * n == 64: f32 : env->fpr[16]\n- * n == 65: f34 : env->fpr[17]\n+ * n == 32: f32 : env->fpr[16]\n+ * n == 33: f34 : env->fpr[17]\n * etc...\n- * n == 79: f62 : env->fpr[31]\n+ * n == 47: f62 : env->fpr[31]\n */\n- env->fpr[(n - 64) + 16].ll = tmp;\n+ env->fpr[(n - 32) + 16].ll = tmp;\n }\n return 8;\n #endif\n@@ -249,6 +273,10 @@ void sparc_cpu_register_gdb_regs(CPUState *cs)\n #if defined(TARGET_ABI32) || !defined(TARGET_SPARC64)\n /* Not yet supported */\n #else\n+ gdb_register_coprocessor(cs, sparc_fpu_gdb_read_register,\n+ sparc_fpu_gdb_write_register,\n+ gdb_find_static_feature(\"sparc64-fpu.xml\"),\n+ 0);\n gdb_register_coprocessor(cs, sparc_cp0_gdb_read_register,\n sparc_cp0_gdb_write_register,\n gdb_find_static_feature(\"sparc64-cp0.xml\"),\ndiff --git a/gdb-xml/sparc64-core.xml b/gdb-xml/sparc64-core.xml\nindex 1c26d8c01c1..85b0820a408 100644\n--- a/gdb-xml/sparc64-core.xml\n+++ b/gdb-xml/sparc64-core.xml\n@@ -39,54 +39,4 @@\n <reg name=\"i5\" bitsize=\"64\" type=\"uint64\" regnum=\"29\"/>\n <reg name=\"fp\" bitsize=\"64\" type=\"uint64\" regnum=\"30\"/>\n <reg name=\"i7\" bitsize=\"64\" type=\"uint64\" regnum=\"31\"/>\n-\n- <reg name=\"f0\" bitsize=\"32\" type=\"ieee_single\" regnum=\"32\"/>\n- <reg name=\"f1\" bitsize=\"32\" type=\"ieee_single\" regnum=\"33\"/>\n- <reg name=\"f2\" bitsize=\"32\" type=\"ieee_single\" regnum=\"34\"/>\n- <reg name=\"f3\" bitsize=\"32\" type=\"ieee_single\" regnum=\"35\"/>\n- <reg name=\"f4\" bitsize=\"32\" type=\"ieee_single\" regnum=\"36\"/>\n- <reg name=\"f5\" bitsize=\"32\" type=\"ieee_single\" regnum=\"37\"/>\n- <reg name=\"f6\" bitsize=\"32\" type=\"ieee_single\" regnum=\"38\"/>\n- <reg name=\"f7\" bitsize=\"32\" type=\"ieee_single\" regnum=\"39\"/>\n- <reg name=\"f8\" bitsize=\"32\" type=\"ieee_single\" regnum=\"40\"/>\n- <reg name=\"f9\" bitsize=\"32\" type=\"ieee_single\" regnum=\"41\"/>\n- <reg name=\"f10\" bitsize=\"32\" type=\"ieee_single\" regnum=\"42\"/>\n- <reg name=\"f11\" bitsize=\"32\" type=\"ieee_single\" regnum=\"43\"/>\n- <reg name=\"f12\" bitsize=\"32\" type=\"ieee_single\" regnum=\"44\"/>\n- <reg name=\"f13\" bitsize=\"32\" type=\"ieee_single\" regnum=\"45\"/>\n- <reg name=\"f14\" bitsize=\"32\" type=\"ieee_single\" regnum=\"46\"/>\n- <reg name=\"f15\" bitsize=\"32\" type=\"ieee_single\" regnum=\"47\"/>\n- <reg name=\"f16\" bitsize=\"32\" type=\"ieee_single\" regnum=\"48\"/>\n- <reg name=\"f17\" bitsize=\"32\" type=\"ieee_single\" regnum=\"49\"/>\n- <reg name=\"f18\" bitsize=\"32\" type=\"ieee_single\" regnum=\"50\"/>\n- <reg name=\"f19\" bitsize=\"32\" type=\"ieee_single\" regnum=\"51\"/>\n- <reg name=\"f20\" bitsize=\"32\" type=\"ieee_single\" regnum=\"52\"/>\n- <reg name=\"f21\" bitsize=\"32\" type=\"ieee_single\" regnum=\"53\"/>\n- <reg name=\"f22\" bitsize=\"32\" type=\"ieee_single\" regnum=\"54\"/>\n- <reg name=\"f23\" bitsize=\"32\" type=\"ieee_single\" regnum=\"55\"/>\n- <reg name=\"f24\" bitsize=\"32\" type=\"ieee_single\" regnum=\"56\"/>\n- <reg name=\"f25\" bitsize=\"32\" type=\"ieee_single\" regnum=\"57\"/>\n- <reg name=\"f26\" bitsize=\"32\" type=\"ieee_single\" regnum=\"58\"/>\n- <reg name=\"f27\" bitsize=\"32\" type=\"ieee_single\" regnum=\"59\"/>\n- <reg name=\"f28\" bitsize=\"32\" type=\"ieee_single\" regnum=\"60\"/>\n- <reg name=\"f29\" bitsize=\"32\" type=\"ieee_single\" regnum=\"61\"/>\n- <reg name=\"f30\" bitsize=\"32\" type=\"ieee_single\" regnum=\"62\"/>\n- <reg name=\"f31\" bitsize=\"32\" type=\"ieee_single\" regnum=\"63\"/>\n-\n- <reg name=\"f32\" bitsize=\"64\" type=\"ieee_double\" regnum=\"64\"/>\n- <reg name=\"f34\" bitsize=\"64\" type=\"ieee_double\" regnum=\"65\"/>\n- <reg name=\"f36\" bitsize=\"64\" type=\"ieee_double\" regnum=\"66\"/>\n- <reg name=\"f38\" bitsize=\"64\" type=\"ieee_double\" regnum=\"67\"/>\n- <reg name=\"f40\" bitsize=\"64\" type=\"ieee_double\" regnum=\"68\"/>\n- <reg name=\"f42\" bitsize=\"64\" type=\"ieee_double\" regnum=\"69\"/>\n- <reg name=\"f44\" bitsize=\"64\" type=\"ieee_double\" regnum=\"70\"/>\n- <reg name=\"f46\" bitsize=\"64\" type=\"ieee_double\" regnum=\"71\"/>\n- <reg name=\"f48\" bitsize=\"64\" type=\"ieee_double\" regnum=\"72\"/>\n- <reg name=\"f50\" bitsize=\"64\" type=\"ieee_double\" regnum=\"73\"/>\n- <reg name=\"f52\" bitsize=\"64\" type=\"ieee_double\" regnum=\"74\"/>\n- <reg name=\"f54\" bitsize=\"64\" type=\"ieee_double\" regnum=\"75\"/>\n- <reg name=\"f56\" bitsize=\"64\" type=\"ieee_double\" regnum=\"76\"/>\n- <reg name=\"f58\" bitsize=\"64\" type=\"ieee_double\" regnum=\"77\"/>\n- <reg name=\"f60\" bitsize=\"64\" type=\"ieee_double\" regnum=\"78\"/>\n- <reg name=\"f62\" bitsize=\"64\" type=\"ieee_double\" regnum=\"79\"/>\n </feature>\ndiff --git a/gdb-xml/sparc64-fpu.xml b/gdb-xml/sparc64-fpu.xml\nnew file mode 100644\nindex 00000000000..d7151b34c7f\n--- /dev/null\n+++ b/gdb-xml/sparc64-fpu.xml\n@@ -0,0 +1,59 @@\n+<?xml version=\"1.0\"?>\n+<!-- Copyright (C) 2013-2026 Free Software Foundation, Inc.\n+\n+ Copying and distribution of this file, with or without modification,\n+ are permitted in any medium without royalty provided the copyright\n+ notice and this notice are preserved. -->\n+\n+<!DOCTYPE feature SYSTEM \"gdb-target.dtd\">\n+<feature name=\"org.gnu.gdb.sparc.fpu\">\n+ <reg name=\"f0\" bitsize=\"32\" type=\"ieee_single\" regnum=\"32\"/>\n+ <reg name=\"f1\" bitsize=\"32\" type=\"ieee_single\" regnum=\"33\"/>\n+ <reg name=\"f2\" bitsize=\"32\" type=\"ieee_single\" regnum=\"34\"/>\n+ <reg name=\"f3\" bitsize=\"32\" type=\"ieee_single\" regnum=\"35\"/>\n+ <reg name=\"f4\" bitsize=\"32\" type=\"ieee_single\" regnum=\"36\"/>\n+ <reg name=\"f5\" bitsize=\"32\" type=\"ieee_single\" regnum=\"37\"/>\n+ <reg name=\"f6\" bitsize=\"32\" type=\"ieee_single\" regnum=\"38\"/>\n+ <reg name=\"f7\" bitsize=\"32\" type=\"ieee_single\" regnum=\"39\"/>\n+ <reg name=\"f8\" bitsize=\"32\" type=\"ieee_single\" regnum=\"40\"/>\n+ <reg name=\"f9\" bitsize=\"32\" type=\"ieee_single\" regnum=\"41\"/>\n+ <reg name=\"f10\" bitsize=\"32\" type=\"ieee_single\" regnum=\"42\"/>\n+ <reg name=\"f11\" bitsize=\"32\" type=\"ieee_single\" regnum=\"43\"/>\n+ <reg name=\"f12\" bitsize=\"32\" type=\"ieee_single\" regnum=\"44\"/>\n+ <reg name=\"f13\" bitsize=\"32\" type=\"ieee_single\" regnum=\"45\"/>\n+ <reg name=\"f14\" bitsize=\"32\" type=\"ieee_single\" regnum=\"46\"/>\n+ <reg name=\"f15\" bitsize=\"32\" type=\"ieee_single\" regnum=\"47\"/>\n+ <reg name=\"f16\" bitsize=\"32\" type=\"ieee_single\" regnum=\"48\"/>\n+ <reg name=\"f17\" bitsize=\"32\" type=\"ieee_single\" regnum=\"49\"/>\n+ <reg name=\"f18\" bitsize=\"32\" type=\"ieee_single\" regnum=\"50\"/>\n+ <reg name=\"f19\" bitsize=\"32\" type=\"ieee_single\" regnum=\"51\"/>\n+ <reg name=\"f20\" bitsize=\"32\" type=\"ieee_single\" regnum=\"52\"/>\n+ <reg name=\"f21\" bitsize=\"32\" type=\"ieee_single\" regnum=\"53\"/>\n+ <reg name=\"f22\" bitsize=\"32\" type=\"ieee_single\" regnum=\"54\"/>\n+ <reg name=\"f23\" bitsize=\"32\" type=\"ieee_single\" regnum=\"55\"/>\n+ <reg name=\"f24\" bitsize=\"32\" type=\"ieee_single\" regnum=\"56\"/>\n+ <reg name=\"f25\" bitsize=\"32\" type=\"ieee_single\" regnum=\"57\"/>\n+ <reg name=\"f26\" bitsize=\"32\" type=\"ieee_single\" regnum=\"58\"/>\n+ <reg name=\"f27\" bitsize=\"32\" type=\"ieee_single\" regnum=\"59\"/>\n+ <reg name=\"f28\" bitsize=\"32\" type=\"ieee_single\" regnum=\"60\"/>\n+ <reg name=\"f29\" bitsize=\"32\" type=\"ieee_single\" regnum=\"61\"/>\n+ <reg name=\"f30\" bitsize=\"32\" type=\"ieee_single\" regnum=\"62\"/>\n+ <reg name=\"f31\" bitsize=\"32\" type=\"ieee_single\" regnum=\"63\"/>\n+\n+ <reg name=\"f32\" bitsize=\"64\" type=\"ieee_double\" regnum=\"64\"/>\n+ <reg name=\"f34\" bitsize=\"64\" type=\"ieee_double\" regnum=\"65\"/>\n+ <reg name=\"f36\" bitsize=\"64\" type=\"ieee_double\" regnum=\"66\"/>\n+ <reg name=\"f38\" bitsize=\"64\" type=\"ieee_double\" regnum=\"67\"/>\n+ <reg name=\"f40\" bitsize=\"64\" type=\"ieee_double\" regnum=\"68\"/>\n+ <reg name=\"f42\" bitsize=\"64\" type=\"ieee_double\" regnum=\"69\"/>\n+ <reg name=\"f44\" bitsize=\"64\" type=\"ieee_double\" regnum=\"70\"/>\n+ <reg name=\"f46\" bitsize=\"64\" type=\"ieee_double\" regnum=\"71\"/>\n+ <reg name=\"f48\" bitsize=\"64\" type=\"ieee_double\" regnum=\"72\"/>\n+ <reg name=\"f50\" bitsize=\"64\" type=\"ieee_double\" regnum=\"73\"/>\n+ <reg name=\"f52\" bitsize=\"64\" type=\"ieee_double\" regnum=\"74\"/>\n+ <reg name=\"f54\" bitsize=\"64\" type=\"ieee_double\" regnum=\"75\"/>\n+ <reg name=\"f56\" bitsize=\"64\" type=\"ieee_double\" regnum=\"76\"/>\n+ <reg name=\"f58\" bitsize=\"64\" type=\"ieee_double\" regnum=\"77\"/>\n+ <reg name=\"f60\" bitsize=\"64\" type=\"ieee_double\" regnum=\"78\"/>\n+ <reg name=\"f62\" bitsize=\"64\" type=\"ieee_double\" regnum=\"79\"/>\n+</feature>\n", "prefixes": [ "03/11" ] }