Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/2196223/?format=api
{ "id": 2196223, "url": "http://patchwork.ozlabs.org/api/patches/2196223/?format=api", "web_url": "http://patchwork.ozlabs.org/project/opensbi/patch/20260213055342.3124872-6-anup.patel@oss.qualcomm.com/", "project": { "id": 67, "url": "http://patchwork.ozlabs.org/api/projects/67/?format=api", "name": "OpenSBI development", "link_name": "opensbi", "list_id": "opensbi.lists.infradead.org", "list_email": "opensbi@lists.infradead.org", "web_url": "https://github.com/riscv/opensbi", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "https://github.com/riscv/opensbi/commit/{}" }, "msgid": "<20260213055342.3124872-6-anup.patel@oss.qualcomm.com>", "list_archive_url": null, "date": "2026-02-13T05:53:39", "name": "[v2,5/8] lib: sbi_irqchip: Support irqchip device targetting subset of harts", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "f010d6f37c7a4ebd475d8e5e67929cdd43d70f88", "submitter": { "id": 92322, "url": "http://patchwork.ozlabs.org/api/people/92322/?format=api", "name": "Anup Patel", "email": "anup.patel@oss.qualcomm.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/opensbi/patch/20260213055342.3124872-6-anup.patel@oss.qualcomm.com/mbox/", "series": [ { "id": 492060, "url": "http://patchwork.ozlabs.org/api/series/492060/?format=api", "web_url": "http://patchwork.ozlabs.org/project/opensbi/list/?series=492060", "date": "2026-02-13T05:53:41", "name": "Extend irqchip framework for M-mode interrupts", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/492060/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2196223/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2196223/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "\n <opensbi-bounces+incoming=patchwork.ozlabs.org@lists.infradead.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n secure) header.d=lists.infradead.org header.i=@lists.infradead.org\n header.a=rsa-sha256 header.s=bombadil.20210309 header.b=io4LTMKG;\n\tdkim=fail reason=\"signature verification failed\" (2048-bit key;\n unprotected) header.d=qualcomm.com header.i=@qualcomm.com header.a=rsa-sha256\n header.s=qcppdkim1 header.b=ZCTlT0PX;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=none (no SPF record) smtp.mailfrom=lists.infradead.org\n (client-ip=2607:7c80:54:3::133; helo=bombadil.infradead.org;\n envelope-from=opensbi-bounces+incoming=patchwork.ozlabs.org@lists.infradead.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from bombadil.infradead.org (bombadil.infradead.org\n [IPv6:2607:7c80:54:3::133])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519 server-signature ECDSA (secp384r1) server-digest SHA384)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fC1bT6BqTz1xpl\n\tfor <incoming@patchwork.ozlabs.org>; Fri, 13 Feb 2026 16:55:01 +1100 (AEDT)", "from localhost ([::1] helo=bombadil.infradead.org)\n\tby bombadil.infradead.org with esmtp (Exim 4.98.2 #2 (Red Hat Linux))\n\tid 1vqm8m-000000032R4-0ibC;\n\tFri, 13 Feb 2026 05:54:56 +0000", "from mx0a-0031df01.pphosted.com ([205.220.168.131])\n\tby bombadil.infradead.org with esmtps (Exim 4.98.2 #2 (Red Hat Linux))\n\tid 1vqm8h-000000032O8-26HN\n\tfor opensbi@lists.infradead.org;\n\tFri, 13 Feb 2026 05:54:53 +0000", "from pps.filterd (m0279863.ppops.net [127.0.0.1])\n\tby mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id\n 61CLTN1n1642023;\n\tFri, 13 Feb 2026 05:53:48 GMT", "from apblrppmta02.qualcomm.com\n (blr-bdr-fw-01_GlobalNAT_AllZones-Outside.qualcomm.com [103.229.18.19])\n\tby mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4c9ptv1efx-1\n\t(version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT);\n\tFri, 13 Feb 2026 05:53:48 +0000 (GMT)", "from pps.filterd (APBLRPPMTA02.qualcomm.com [127.0.0.1])\n\tby APBLRPPMTA02.qualcomm.com (8.18.1.2/8.18.1.2) with ESMTP id\n 61D5ri6r006167;\n\tFri, 13 Feb 2026 05:53:44 GMT", "from pps.reinject (localhost [127.0.0.1])\n\tby APBLRPPMTA02.qualcomm.com (PPS) with ESMTPS id 4c5xfn97m6-1\n\t(version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT);\n\tFri, 13 Feb 2026 05:53:44 +0000", "from APBLRPPMTA02.qualcomm.com (APBLRPPMTA02.qualcomm.com\n [127.0.0.1])\n\tby pps.reinject (8.17.1.5/8.17.1.5) with ESMTP id 61D5rirK006146;\n\tFri, 13 Feb 2026 05:53:44 GMT", "from hu-devc-blr-u24-a.qualcomm.com (hu-anuppate-blr.qualcomm.com\n [10.131.36.165])\n\tby APBLRPPMTA02.qualcomm.com (PPS) with ESMTPS id 61D5riF6006142\n\t(version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT);\n\tFri, 13 Feb 2026 05:53:44 +0000", "by hu-devc-blr-u24-a.qualcomm.com (Postfix, from userid 486687)\n\tid D48C0249CE; Fri, 13 Feb 2026 11:23:42 +0530 (+0530)" ], "DKIM-Signature": [ "v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed;\n\td=lists.infradead.org; s=bombadil.20210309; h=Sender:\n\tContent-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post:\n\tList-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To:\n\tMessage-ID:Date:Subject:Cc:To:From:Reply-To:Content-ID:Content-Description:\n\tResent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:\n\tList-Owner; bh=bz3lnz66ltIxfw8CukzxWRVqSpz8aNaW5c8IO/T8RzU=; b=io4LTMKGfPiCXL\n\tzmt/hYYuKsbovBTJy9L+KPHW+aqp5P6LPsBawIGIwUVWm8Vy6nImwP1lkdBFuyirVW4LIO6TlEzqc\n\truy6B9c9GZK7AMRnPrRbj3ezlAFft43feScDPtjvRDs//WBXySmadoKRh+scV4LHQe74N4DbR0UGg\n\tOYoxzUBLVQP07PfRtL0Gvl2mbwkqHw247aGyEZJ1NiO1t2Cc35p+7WQn+eDo6jd6gXYeD6EpJlx1A\n\tybWsPvNl/B+fKjckLsx0enkATHcJ3dEGIbuqZxNE0tMhgBBObkJAdUGl+CzynQNMaDQnmR3zm9Tcg\n\tm83PUf4cufVUG/NUAA3w==;", "v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h=\n\tcc:content-transfer-encoding:date:from:in-reply-to:message-id\n\t:mime-version:references:subject:to; s=qcppdkim1; bh=ujd1y4g+E6m\n\tz8t6uKl4Q3l0RJdQUj4d+cfZY9N0CnMk=; b=ZCTlT0PXYB4Q3dSw2DSUW7rww37\n\tDkO6e+BKAe9hp97yVErN0VvDm92PVHi8kW2qytYs2E4v5WU3lM3bBqzSsvJd88/A\n\ty0+Rz050I3KeGt7lJuoJNLeYDzpncbZzPIJ3d4d0IS9VA1PM3S4OpMT1KVPECQlz\n\tL32h6Or0fBM5H3LzSt/C8vxLUhti8TVyBYpdD0NCA3DPD1eNAukJ0RMviC9QnTyv\n\tUYN+ChhELrE0hp/DTnqqSoUydXr10tRCN3oozZ7VG8VMidkaia9sLGh/J1yK7kEE\n\tYIs6cKpgZI2vnXl/AWkH9TIIxAz24284b69B2WR7TDKGx1Ener3VeuwhN7A==" ], "From": "Anup Patel <anup.patel@oss.qualcomm.com>", "To": "Atish Patra <atish.patra@linux.dev>", "Cc": "Andrew Jones <andrew.jones@oss.qualcomm.com>,\n Raymond Mao <raymond.mao@riscstar.com>,\n Dave Patel <dave.patel@riscstar.com>,\n Samuel Holland <samuel.holland@sifive.com>,\n Anup Patel <anup@brainfault.org>, opensbi@lists.infradead.org,\n Anup Patel <anup.patel@oss.qualcomm.com>", "Subject": "[PATCH v2 5/8] lib: sbi_irqchip: Support irqchip device targetting\n subset of harts", "Date": "Fri, 13 Feb 2026 11:23:39 +0530", "Message-ID": "<20260213055342.3124872-6-anup.patel@oss.qualcomm.com>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260213055342.3124872-1-anup.patel@oss.qualcomm.com>", "References": "<20260213055342.3124872-1-anup.patel@oss.qualcomm.com>", "MIME-Version": "1.0", "X-QCInternal": [ "smtphost", "smtphost" ], "X-Proofpoint-Virus-Version": [ "vendor=nai engine=6200 definitions=5800\n signatures=585085", "vendor=nai engine=6200 definitions=5800\n signatures=585085", "vendor=baseguard\n engine=ICAP:2.0.293,Aquarius:18.0.1121,Hydra:6.1.51,FMLib:17.12.100.49\n definitions=2026-02-12_05,2026-02-12_03,2025-10-01_01" ], "X-Proofpoint-GUID": "L6_ksE4vVlxsUoJCjJTzICu_OQIWpCwe", "X-Authority-Analysis": "v=2.4 cv=eaowvrEH c=1 sm=1 tr=0 ts=698ebc6c cx=c_pps\n a=Ou0eQOY4+eZoSc0qltEV5Q==:117 a=Ou0eQOY4+eZoSc0qltEV5Q==:17\n a=HzLeVaNsDn8A:10 a=VkNPw1HP01LnGYTKEx00:22 a=Mpw57Om8IfrbqaoTuvik:22\n a=GgsMoib0sEa3-_RKJdDe:22 a=EUspDBNiAAAA:8 a=It-RBV9C6G6tl5JBJxcA:9", "X-Proofpoint-Spam-Details-Enc": "AW1haW4tMjYwMjEzMDA0MiBTYWx0ZWRfXxNRIvEga1O3S\n e9pUevt4nif+/NG7gUXnIeK8HIqqwkyzZw5+RXimQY7DRSU42zQgoo69t50z1MM3AZ+Gu1Nk9ga\n yIkbTgVHRzrmfyeHExi5Wej4t+tjmZfDsW8U58lWynyVW0QcuKxhMb90/vav0NNL9dUdk6HFvr/\n OkFR/OZt1M9fBGe4E5HdI807zFFXyHiZoB1NBUmK8fCJIE7VGDHkDOWZGu2g0v7C+S+wgh3Zblt\n KXyYzxljV6dovATOH7fZBMDKRe49WBIDobklPtyJNkV64B71bKbVZ+cbCDfVc9J9BahpgHk11G6\n 3/1itz86HJSZVif8TR/iYq0+GuwmkKzR/T46beicaaGue/4lGenTBwCDKwdl6Sjt264TMiqGaeh\n /RnFQm8I1LZrjQS9jiq/UGwhIZ6cZefFBAyH3UFY//qTAixA8+GT4DusLE/mpDfRGz3zcEEqY3x\n NVKx7CA/KQTve4tmtvA==", "X-Proofpoint-ORIG-GUID": "L6_ksE4vVlxsUoJCjJTzICu_OQIWpCwe", "X-Proofpoint-Spam-Details": "rule=outbound_notspam policy=outbound score=0\n spamscore=0 bulkscore=0 priorityscore=1501 malwarescore=0 adultscore=0\n lowpriorityscore=0 clxscore=1015 phishscore=0 impostorscore=0 suspectscore=0\n classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0\n reason=mlx scancount=1 engine=8.22.0-2601150000 definitions=main-2602130042", "X-CRM114-Version": "20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 ", "X-CRM114-CacheID": "sfid-20260212_215451_557401_A2418B7D ", "X-CRM114-Status": "GOOD ( 23.40 )", "X-Spam-Score": "-2.7 (--)", "X-Spam-Report": "Spam detection software,\n running on the system \"bombadil.infradead.org\",\n has NOT identified this incoming email as spam. The original\n message has been attached to this so you can view it or label\n similar future email. If you have any questions, see\n the administrator of that system for details.\n Content preview: It is possible to have platform where an irqchip device\n targets\n a subset of harts and there are multiple irqchip devices to cover all\n harts.\n To support this scenario: 1) Add target_harts hartmask to struct\n sbi_irqchip_device\n which represents the set of harts targetted by the irqchip device 2) Call\n warm_init() and process_hwirqs() callbacks [...]\n Content analysis details: (-2.7 points, 5.0 required)\n pts rule name description\n ---- ----------------------\n --------------------------------------------------\n 0.0 RCVD_IN_VALIDITY_CERTIFIED_BLOCKED RBL: ADMINISTRATOR NOTICE: The\n query to Validity was blocked. See\n https://knowledge.validity.com/hc/en-us/articles/20961730681243\n for more information.\n [205.220.168.131 listed in\n sa-trusted.bondedsender.org]\n 0.0 RCVD_IN_VALIDITY_RPBL_BLOCKED RBL: ADMINISTRATOR NOTICE: The query to\n Validity was blocked. See\n https://knowledge.validity.com/hc/en-us/articles/20961730681243\n for more information.\n [205.220.168.131 listed in\n bl.score.senderscore.com]\n 0.0 RCVD_IN_VALIDITY_SAFE_BLOCKED RBL: ADMINISTRATOR NOTICE: The query to\n Validity was blocked. See\n https://knowledge.validity.com/hc/en-us/articles/20961730681243\n for more information.\n [205.220.168.131 listed in\n sa-accredit.habeas.com]\n -0.7 RCVD_IN_DNSWL_LOW RBL: Sender listed at https://www.dnswl.org/, low\n trust\n [205.220.168.131 listed in list.dnswl.org]\n 0.0 SPF_HELO_NONE SPF: HELO does not publish an SPF Record\n -0.0 SPF_PASS SPF: sender matches SPF record\n -0.1 DKIM_VALID Message has at least one valid DKIM or DK\n signature\n 0.1 DKIM_SIGNED Message has a DKIM or DK signature,\n not necessarily valid\n -0.1 DKIM_VALID_EF Message has a valid DKIM or DK signature from\n envelope-from domain\n -1.9 BAYES_00 BODY: Bayes spam probability is 0 to 1%\n [score: 0.0000]", "X-BeenThere": "opensbi@lists.infradead.org", "X-Mailman-Version": "2.1.34", "Precedence": "list", "List-Id": "<opensbi.lists.infradead.org>", "List-Unsubscribe": "<http://lists.infradead.org/mailman/options/opensbi>,\n <mailto:opensbi-request@lists.infradead.org?subject=unsubscribe>", "List-Archive": "<http://lists.infradead.org/pipermail/opensbi/>", "List-Post": "<mailto:opensbi@lists.infradead.org>", "List-Help": "<mailto:opensbi-request@lists.infradead.org?subject=help>", "List-Subscribe": "<http://lists.infradead.org/mailman/listinfo/opensbi>,\n <mailto:opensbi-request@lists.infradead.org?subject=subscribe>", "Content-Type": "text/plain; charset=\"us-ascii\"", "Content-Transfer-Encoding": "7bit", "Sender": "\"opensbi\" <opensbi-bounces@lists.infradead.org>", "Errors-To": "opensbi-bounces+incoming=patchwork.ozlabs.org@lists.infradead.org" }, "content": "It is possible to have platform where an irqchip device targets\na subset of harts and there are multiple irqchip devices to cover\nall harts.\n\nTo support this scenario:\n1) Add target_harts hartmask to struct sbi_irqchip_device which\n represents the set of harts targetted by the irqchip device\n2) Call warm_init() and process_hwirqs() callbacks of an irqchip\n device on a hart only if irqchip device targets that particular\n hart\n\nSigned-off-by: Anup Patel <anup.patel@oss.qualcomm.com>\n---\n include/sbi/sbi_irqchip.h | 8 +++--\n lib/sbi/sbi_irqchip.c | 63 ++++++++++++++++++++++++++++++---------\n lib/utils/irqchip/aplic.c | 12 +++++++-\n lib/utils/irqchip/imsic.c | 7 +++--\n lib/utils/irqchip/plic.c | 5 ++--\n 5 files changed, 73 insertions(+), 22 deletions(-)", "diff": "diff --git a/include/sbi/sbi_irqchip.h b/include/sbi/sbi_irqchip.h\nindex cda1e50f..c3ded271 100644\n--- a/include/sbi/sbi_irqchip.h\n+++ b/include/sbi/sbi_irqchip.h\n@@ -10,6 +10,7 @@\n #ifndef __SBI_IRQCHIP_H__\n #define __SBI_IRQCHIP_H__\n \n+#include <sbi/sbi_hartmask.h>\n #include <sbi/sbi_list.h>\n #include <sbi/sbi_types.h>\n \n@@ -20,11 +21,14 @@ struct sbi_irqchip_device {\n \t/** Node in the list of irqchip devices */\n \tstruct sbi_dlist node;\n \n+\t/** Set of harts targetted by this irqchip */\n+\tstruct sbi_hartmask target_harts;\n+\n \t/** Initialize per-hart state for the current hart */\n \tint (*warm_init)(struct sbi_irqchip_device *chip);\n \n \t/** Process hardware interrupts from this irqchip */\n-\tint (*process_hwirqs)(void);\n+\tint (*process_hwirqs)(struct sbi_irqchip_device *chip);\n };\n \n /**\n@@ -38,7 +42,7 @@ struct sbi_irqchip_device {\n int sbi_irqchip_process(void);\n \n /** Register an irqchip device to receive callbacks */\n-void sbi_irqchip_add_device(struct sbi_irqchip_device *chip);\n+int sbi_irqchip_add_device(struct sbi_irqchip_device *chip);\n \n /** Initialize interrupt controllers */\n int sbi_irqchip_init(struct sbi_scratch *scratch, bool cold_boot);\ndiff --git a/lib/sbi/sbi_irqchip.c b/lib/sbi/sbi_irqchip.c\nindex 3b970527..d3e58288 100644\n--- a/lib/sbi/sbi_irqchip.c\n+++ b/lib/sbi/sbi_irqchip.c\n@@ -10,36 +10,65 @@\n #include <sbi/sbi_irqchip.h>\n #include <sbi/sbi_list.h>\n #include <sbi/sbi_platform.h>\n+#include <sbi/sbi_scratch.h>\n \n+struct sbi_irqchip_hart_data {\n+\tstruct sbi_irqchip_device *chip;\n+};\n+\n+static unsigned long irqchip_hart_data_off;\n static SBI_LIST_HEAD(irqchip_list);\n \n-static int default_irqfn(void)\n+int sbi_irqchip_process(void)\n {\n-\treturn SBI_ENODEV;\n-}\n+\tstruct sbi_irqchip_hart_data *hd;\n \n-static int (*ext_irqfn)(void) = default_irqfn;\n+\thd = sbi_scratch_thishart_offset_ptr(irqchip_hart_data_off);\n+\tif (!hd || !hd->chip || !hd->chip->process_hwirqs)\n+\t\treturn SBI_ENODEV;\n \n-int sbi_irqchip_process(void)\n-{\n-\treturn ext_irqfn();\n+\treturn hd->chip->process_hwirqs(hd->chip);\n }\n \n-void sbi_irqchip_add_device(struct sbi_irqchip_device *chip)\n+int sbi_irqchip_add_device(struct sbi_irqchip_device *chip)\n {\n-\tsbi_list_add_tail(&chip->node, &irqchip_list);\n+\tstruct sbi_irqchip_hart_data *hd;\n+\tstruct sbi_scratch *scratch;\n+\tu32 h;\n+\n+\tif (!chip || !sbi_hartmask_weight(&chip->target_harts))\n+\t\treturn SBI_EINVAL;\n+\n+\tif (chip->process_hwirqs) {\n+\t\tsbi_hartmask_for_each_hartindex(h, &chip->target_harts) {\n+\t\t\tscratch = sbi_hartindex_to_scratch(h);\n+\t\t\tif (!scratch)\n+\t\t\t\tcontinue;\n \n-\tif (chip->process_hwirqs)\n-\t\text_irqfn = chip->process_hwirqs;\n+\t\t\thd = sbi_scratch_offset_ptr(scratch, irqchip_hart_data_off);\n+\t\t\tif (hd->chip && hd->chip != chip)\n+\t\t\t\treturn SBI_EINVAL;\n+\n+\t\t\thd->chip = chip;\n+\t\t}\n+\t}\n+\n+\tsbi_list_add_tail(&chip->node, &irqchip_list);\n+\treturn 0;\n }\n \n int sbi_irqchip_init(struct sbi_scratch *scratch, bool cold_boot)\n {\n-\tint rc;\n \tconst struct sbi_platform *plat = sbi_platform_ptr(scratch);\n+\tstruct sbi_irqchip_hart_data *hd;\n \tstruct sbi_irqchip_device *chip;\n+\tint rc;\n \n \tif (cold_boot) {\n+\t\tirqchip_hart_data_off =\n+\t\t\tsbi_scratch_alloc_offset(sizeof(struct sbi_irqchip_hart_data));\n+\t\tif (!irqchip_hart_data_off)\n+\t\t\treturn SBI_ENOMEM;\n \t\trc = sbi_platform_irqchip_init(plat);\n \t\tif (rc)\n \t\t\treturn rc;\n@@ -48,12 +77,15 @@ int sbi_irqchip_init(struct sbi_scratch *scratch, bool cold_boot)\n \tsbi_list_for_each_entry(chip, &irqchip_list, node) {\n \t\tif (!chip->warm_init)\n \t\t\tcontinue;\n+\t\tif (!sbi_hartmask_test_hartindex(current_hartindex(), &chip->target_harts))\n+\t\t\tcontinue;\n \t\trc = chip->warm_init(chip);\n \t\tif (rc)\n \t\t\treturn rc;\n \t}\n \n-\tif (ext_irqfn != default_irqfn)\n+\thd = sbi_scratch_thishart_offset_ptr(irqchip_hart_data_off);\n+\tif (hd && hd->chip && hd->chip->process_hwirqs)\n \t\tcsr_set(CSR_MIE, MIP_MEIP);\n \n \treturn 0;\n@@ -61,6 +93,9 @@ int sbi_irqchip_init(struct sbi_scratch *scratch, bool cold_boot)\n \n void sbi_irqchip_exit(struct sbi_scratch *scratch)\n {\n-\tif (ext_irqfn != default_irqfn)\n+\tstruct sbi_irqchip_hart_data *hd;\n+\n+\thd = sbi_scratch_thishart_offset_ptr(irqchip_hart_data_off);\n+\tif (hd && hd->chip && hd->chip->process_hwirqs)\n \t\tcsr_clear(CSR_MIE, MIP_MEIP);\n }\ndiff --git a/lib/utils/irqchip/aplic.c b/lib/utils/irqchip/aplic.c\nindex 8d0db168..ea5cb7c4 100644\n--- a/lib/utils/irqchip/aplic.c\n+++ b/lib/utils/irqchip/aplic.c\n@@ -297,8 +297,18 @@ int aplic_cold_irqchip_init(struct aplic_data *aplic)\n \t\t\treturn rc;\n \t}\n \n+\tif (aplic->num_idc) {\n+\t\tfor (i = 0; i < aplic->num_idc; i++)\n+\t\t\tsbi_hartmask_set_hartindex(aplic->idc_map[i],\n+\t\t\t\t\t\t &aplic->irqchip.target_harts);\n+\t} else {\n+\t\tsbi_hartmask_set_all(&aplic->irqchip.target_harts);\n+\t}\n+\n \t/* Register irqchip device */\n-\tsbi_irqchip_add_device(&aplic->irqchip);\n+\trc = sbi_irqchip_add_device(&aplic->irqchip);\n+\tif (rc)\n+\t\treturn rc;\n \n \t/* Attach to the aplic list */\n \tsbi_list_add_tail(&aplic->node, &aplic_list);\ndiff --git a/lib/utils/irqchip/imsic.c b/lib/utils/irqchip/imsic.c\nindex 0e9917da..5ec9dff4 100644\n--- a/lib/utils/irqchip/imsic.c\n+++ b/lib/utils/irqchip/imsic.c\n@@ -147,7 +147,7 @@ int imsic_get_target_file(u32 hartindex)\n \treturn imsic_get_hart_file(scratch);\n }\n \n-static int imsic_process_hwirqs(void)\n+static int imsic_process_hwirqs(struct sbi_irqchip_device *chip)\n {\n \tulong mirq;\n \n@@ -391,7 +391,10 @@ int imsic_cold_irqchip_init(struct imsic_data *imsic)\n \t}\n \n \t/* Register irqchip device */\n-\tsbi_irqchip_add_device(&imsic_device);\n+\tsbi_hartmask_set_all(&imsic_device.target_harts);\n+\trc = sbi_irqchip_add_device(&imsic_device);\n+\tif (rc)\n+\t\treturn rc;\n \n \t/* Register IPI device */\n \tsbi_ipi_add_device(&imsic_ipi_device);\ndiff --git a/lib/utils/irqchip/plic.c b/lib/utils/irqchip/plic.c\nindex 7989a962..25cc2787 100644\n--- a/lib/utils/irqchip/plic.c\n+++ b/lib/utils/irqchip/plic.c\n@@ -276,11 +276,10 @@ int plic_cold_irqchip_init(struct plic_data *plic)\n \t\t\tcontinue;\n \n \t\tplic_set_hart_data_ptr(sbi_hartindex_to_scratch(i), plic);\n+\t\tsbi_hartmask_set_hartindex(i, &plic->irqchip.target_harts);\n \t}\n \n \t/* Register irqchip device */\n \tplic->irqchip.warm_init = plic_warm_irqchip_init;\n-\tsbi_irqchip_add_device(&plic->irqchip);\n-\n-\treturn 0;\n+\treturn sbi_irqchip_add_device(&plic->irqchip);\n }\n", "prefixes": [ "v2", "5/8" ] }