get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/1825236/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 1825236,
    "url": "http://patchwork.ozlabs.org/api/patches/1825236/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20230824092409.1492470-14-gaosong@loongson.cn/",
    "project": {
        "id": 14,
        "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api",
        "name": "QEMU Development",
        "link_name": "qemu-devel",
        "list_id": "qemu-devel.nongnu.org",
        "list_email": "qemu-devel@nongnu.org",
        "web_url": "",
        "scm_url": "",
        "webscm_url": "",
        "list_archive_url": "",
        "list_archive_url_format": "",
        "commit_url_format": ""
    },
    "msgid": "<20230824092409.1492470-14-gaosong@loongson.cn>",
    "list_archive_url": null,
    "date": "2023-08-24T09:23:51",
    "name": "[PULL,13/31] target/loongarch: Extract make_address_x() helper",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "6d5fc1c176310b66197a56196e615b7e3bf57369",
    "submitter": {
        "id": 82024,
        "url": "http://patchwork.ozlabs.org/api/people/82024/?format=api",
        "name": "gaosong",
        "email": "gaosong@loongson.cn"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20230824092409.1492470-14-gaosong@loongson.cn/mbox/",
    "series": [
        {
            "id": 370173,
            "url": "http://patchwork.ozlabs.org/api/series/370173/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=370173",
            "date": "2023-08-24T09:23:41",
            "name": "[PULL,01/31] target/loongarch: Log I/O write accesses to CSR registers",
            "version": 1,
            "mbox": "http://patchwork.ozlabs.org/series/370173/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/1825236/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/1825236/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>",
        "X-Original-To": "incoming@patchwork.ozlabs.org",
        "Delivered-To": "patchwork-incoming@legolas.ozlabs.org",
        "Authentication-Results": "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)",
        "Received": [
            "from lists.gnu.org (lists.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4RWd7y70czz1yfF\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 24 Aug 2023 19:29:18 +1000 (AEST)",
            "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1qZ6bp-000450-BF; Thu, 24 Aug 2023 05:26:33 -0400",
            "from eggs.gnu.org ([2001:470:142:3::10])\n by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <gaosong@loongson.cn>)\n id 1qZ6bg-0003dR-MV\n for qemu-devel@nongnu.org; Thu, 24 Aug 2023 05:26:25 -0400",
            "from mail.loongson.cn ([114.242.206.163])\n by eggs.gnu.org with esmtp (Exim 4.90_1)\n (envelope-from <gaosong@loongson.cn>) id 1qZ6bZ-0004Dk-TU\n for qemu-devel@nongnu.org; Thu, 24 Aug 2023 05:26:23 -0400",
            "from loongson.cn (unknown [10.2.5.185])\n by gateway (Coremail) with SMTP id _____8AxlPDCIedkXXkbAA--.56195S3;\n Thu, 24 Aug 2023 17:24:18 +0800 (CST)",
            "from localhost.localdomain (unknown [10.2.5.185])\n by localhost.localdomain (Coremail) with SMTP id\n AQAAf8DxJ826IedkJjhiAA--.40637S15;\n Thu, 24 Aug 2023 17:24:17 +0800 (CST)"
        ],
        "From": "Song Gao <gaosong@loongson.cn>",
        "To": "qemu-devel@nongnu.org",
        "Cc": "stefanha@redhat.com, richard.henderson@linaro.org, Jiajie Chen <c@jia.je>,\n\t=?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= <philmd@linaro.org>",
        "Subject": "[PULL 13/31] target/loongarch: Extract make_address_x() helper",
        "Date": "Thu, 24 Aug 2023 17:23:51 +0800",
        "Message-Id": "<20230824092409.1492470-14-gaosong@loongson.cn>",
        "X-Mailer": "git-send-email 2.39.1",
        "In-Reply-To": "<20230824092409.1492470-1-gaosong@loongson.cn>",
        "References": "<20230824092409.1492470-1-gaosong@loongson.cn>",
        "MIME-Version": "1.0",
        "Content-Type": "text/plain; charset=UTF-8",
        "Content-Transfer-Encoding": "8bit",
        "X-CM-TRANSID": "AQAAf8DxJ826IedkJjhiAA--.40637S15",
        "X-CM-SenderInfo": "5jdr20tqj6z05rqj20fqof0/",
        "X-Coremail-Antispam": "1Uk129KBjDUn29KB7ZKAUJUUUUU529EdanIXcx71UUUUU7KY7\n ZEXasCq-sGcSsGvfJ3UbIjqfuFe4nvWSU5nxnvy29KBjDU0xBIdaVrnUUvcSsGvfC2Kfnx\n nUUI43ZEXa7xR_UUUUUUUUU==",
        "Received-SPF": "pass client-ip=114.242.206.163;\n envelope-from=gaosong@loongson.cn;\n helo=mail.loongson.cn",
        "X-Spam_score_int": "-18",
        "X-Spam_score": "-1.9",
        "X-Spam_bar": "-",
        "X-Spam_report": "(-1.9 / 5.0 requ) BAYES_00=-1.9, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no",
        "X-Spam_action": "no action",
        "X-BeenThere": "qemu-devel@nongnu.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "<qemu-devel.nongnu.org>",
        "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>",
        "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>",
        "List-Post": "<mailto:qemu-devel@nongnu.org>",
        "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>",
        "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>",
        "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org",
        "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org"
    },
    "content": "From: Jiajie Chen <c@jia.je>\n\nSigned-off-by: Jiajie Chen <c@jia.je>\nCo-authored-by: Richard Henderson <richard.henderson@linaro.org>\nReviewed-by: Richard Henderson <richard.henderson@linaro.org>\nSigned-off-by: Song Gao <gaosong@loongson.cn>\nReviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>\nMessage-ID: <20230822032724.1353391-6-gaosong@loongson.cn>\n[PMD: Extract helper from bigger patch]\nSigned-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>\nMessage-Id: <20230822071405.35386-6-philmd@linaro.org>\n---\n .../loongarch/insn_trans/trans_fmemory.c.inc   | 18 ++++++------------\n target/loongarch/insn_trans/trans_lsx.c.inc    |  6 ++----\n target/loongarch/insn_trans/trans_memory.c.inc |  6 ++----\n target/loongarch/translate.c                   | 12 ++++++++++++\n 4 files changed, 22 insertions(+), 20 deletions(-)",
    "diff": "diff --git a/target/loongarch/insn_trans/trans_fmemory.c.inc b/target/loongarch/insn_trans/trans_fmemory.c.inc\nindex 91c09fb6d9..88ad209338 100644\n--- a/target/loongarch/insn_trans/trans_fmemory.c.inc\n+++ b/target/loongarch/insn_trans/trans_fmemory.c.inc\n@@ -57,8 +57,7 @@ static bool gen_floadx(DisasContext *ctx, arg_frr *a, MemOp mop)\n \n     CHECK_FPE;\n \n-    addr = tcg_temp_new();\n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     tcg_gen_qemu_ld_tl(dest, addr, ctx->mem_idx, mop);\n     maybe_nanbox_load(dest, mop);\n     set_fpr(a->fd, dest);\n@@ -75,8 +74,7 @@ static bool gen_fstorex(DisasContext *ctx, arg_frr *a, MemOp mop)\n \n     CHECK_FPE;\n \n-    addr = tcg_temp_new();\n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     tcg_gen_qemu_st_tl(src3, addr, ctx->mem_idx, mop);\n \n     return true;\n@@ -91,9 +89,8 @@ static bool gen_fload_gt(DisasContext *ctx, arg_frr *a, MemOp mop)\n \n     CHECK_FPE;\n \n-    addr = tcg_temp_new();\n     gen_helper_asrtgt_d(cpu_env, src1, src2);\n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     tcg_gen_qemu_ld_tl(dest, addr, ctx->mem_idx, mop);\n     maybe_nanbox_load(dest, mop);\n     set_fpr(a->fd, dest);\n@@ -110,9 +107,8 @@ static bool gen_fstore_gt(DisasContext *ctx, arg_frr *a, MemOp mop)\n \n     CHECK_FPE;\n \n-    addr = tcg_temp_new();\n     gen_helper_asrtgt_d(cpu_env, src1, src2);\n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     tcg_gen_qemu_st_tl(src3, addr, ctx->mem_idx, mop);\n \n     return true;\n@@ -127,9 +123,8 @@ static bool gen_fload_le(DisasContext *ctx, arg_frr *a, MemOp mop)\n \n     CHECK_FPE;\n \n-    addr = tcg_temp_new();\n     gen_helper_asrtle_d(cpu_env, src1, src2);\n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     tcg_gen_qemu_ld_tl(dest, addr, ctx->mem_idx, mop);\n     maybe_nanbox_load(dest, mop);\n     set_fpr(a->fd, dest);\n@@ -146,9 +141,8 @@ static bool gen_fstore_le(DisasContext *ctx, arg_frr *a, MemOp mop)\n \n     CHECK_FPE;\n \n-    addr = tcg_temp_new();\n     gen_helper_asrtle_d(cpu_env, src1, src2);\n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     tcg_gen_qemu_st_tl(src3, addr, ctx->mem_idx, mop);\n \n     return true;\ndiff --git a/target/loongarch/insn_trans/trans_lsx.c.inc b/target/loongarch/insn_trans/trans_lsx.c.inc\nindex 68779daff6..875cb7d51d 100644\n--- a/target/loongarch/insn_trans/trans_lsx.c.inc\n+++ b/target/loongarch/insn_trans/trans_lsx.c.inc\n@@ -4315,14 +4315,13 @@ static bool trans_vldx(DisasContext *ctx, arg_vrr *a)\n \n     CHECK_SXE;\n \n-    addr = tcg_temp_new();\n     src1 = gpr_src(ctx, a->rj, EXT_NONE);\n     src2 = gpr_src(ctx, a->rk, EXT_NONE);\n     val = tcg_temp_new_i128();\n     rl = tcg_temp_new_i64();\n     rh = tcg_temp_new_i64();\n \n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     tcg_gen_qemu_ld_i128(val, addr, ctx->mem_idx, MO_128 | MO_TE);\n     tcg_gen_extr_i128_i64(rl, rh, val);\n     set_vreg64(rh, a->vd, 1);\n@@ -4339,14 +4338,13 @@ static bool trans_vstx(DisasContext *ctx, arg_vrr *a)\n \n     CHECK_SXE;\n \n-    addr = tcg_temp_new();\n     src1 = gpr_src(ctx, a->rj, EXT_NONE);\n     src2 = gpr_src(ctx, a->rk, EXT_NONE);\n     val = tcg_temp_new_i128();\n     ah = tcg_temp_new_i64();\n     al = tcg_temp_new_i64();\n \n-    tcg_gen_add_tl(addr, src1, src2);\n+    addr = make_address_x(ctx, src1, src2);\n     get_vreg64(ah, a->vd, 1);\n     get_vreg64(al, a->vd, 0);\n     tcg_gen_concat_i64_i128(val, al, ah);\ndiff --git a/target/loongarch/insn_trans/trans_memory.c.inc b/target/loongarch/insn_trans/trans_memory.c.inc\nindex 75cfdf59ad..ccebd0a4e0 100644\n--- a/target/loongarch/insn_trans/trans_memory.c.inc\n+++ b/target/loongarch/insn_trans/trans_memory.c.inc\n@@ -39,9 +39,8 @@ static bool gen_loadx(DisasContext *ctx, arg_rrr *a, MemOp mop)\n     TCGv dest = gpr_dst(ctx, a->rd, EXT_NONE);\n     TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);\n     TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);\n-    TCGv addr = tcg_temp_new();\n+    TCGv addr = make_address_x(ctx, src1, src2);\n \n-    tcg_gen_add_tl(addr, src1, src2);\n     tcg_gen_qemu_ld_tl(dest, addr, ctx->mem_idx, mop);\n     gen_set_gpr(a->rd, dest, EXT_NONE);\n \n@@ -53,9 +52,8 @@ static bool gen_storex(DisasContext *ctx, arg_rrr *a, MemOp mop)\n     TCGv data = gpr_src(ctx, a->rd, EXT_NONE);\n     TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);\n     TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);\n-    TCGv addr = tcg_temp_new();\n+    TCGv addr = make_address_x(ctx, src1, src2);\n \n-    tcg_gen_add_tl(addr, src1, src2);\n     tcg_gen_qemu_st_tl(data, addr, ctx->mem_idx, mop);\n \n     return true;\ndiff --git a/target/loongarch/translate.c b/target/loongarch/translate.c\nindex ac847745df..a68a979a55 100644\n--- a/target/loongarch/translate.c\n+++ b/target/loongarch/translate.c\n@@ -208,6 +208,18 @@ static void set_fpr(int reg_num, TCGv val)\n                    offsetof(CPULoongArchState, fpr[reg_num].vreg.D(0)));\n }\n \n+static TCGv make_address_x(DisasContext *ctx, TCGv base, TCGv addend)\n+{\n+    TCGv temp = NULL;\n+\n+    if (addend) {\n+        temp = tcg_temp_new();\n+        tcg_gen_add_tl(temp, base, addend);\n+        base = temp;\n+    }\n+    return base;\n+}\n+\n #include \"decode-insns.c.inc\"\n #include \"insn_trans/trans_arith.c.inc\"\n #include \"insn_trans/trans_shift.c.inc\"\n",
    "prefixes": [
        "PULL",
        "13/31"
    ]
}