Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/1825233/?format=api
{ "id": 1825233, "url": "http://patchwork.ozlabs.org/api/patches/1825233/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20230824092409.1492470-20-gaosong@loongson.cn/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20230824092409.1492470-20-gaosong@loongson.cn>", "list_archive_url": null, "date": "2023-08-24T09:23:57", "name": "[PULL,19/31] target/loongarch: Add a check parameter to the TRANS macro", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "8112fb9adce4f9dbe13cdebb28c389f1d5285ad0", "submitter": { "id": 82024, "url": "http://patchwork.ozlabs.org/api/people/82024/?format=api", "name": "gaosong", "email": "gaosong@loongson.cn" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20230824092409.1492470-20-gaosong@loongson.cn/mbox/", "series": [ { "id": 370173, "url": "http://patchwork.ozlabs.org/api/series/370173/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=370173", "date": "2023-08-24T09:23:41", "name": "[PULL,01/31] target/loongarch: Log I/O write accesses to CSR registers", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/370173/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/1825233/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/1825233/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)", "Received": [ "from lists.gnu.org (lists.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4RWd7l2FcXz1yfF\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 24 Aug 2023 19:29:07 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1qZ6at-0006NL-Jb; Thu, 24 Aug 2023 05:25:35 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <gaosong@loongson.cn>)\n id 1qZ6aH-0004CH-Cu\n for qemu-devel@nongnu.org; Thu, 24 Aug 2023 05:24:59 -0400", "from mail.loongson.cn ([114.242.206.163])\n by eggs.gnu.org with esmtp (Exim 4.90_1)\n (envelope-from <gaosong@loongson.cn>) id 1qZ6a9-0003fh-61\n for qemu-devel@nongnu.org; Thu, 24 Aug 2023 05:24:56 -0400", "from loongson.cn (unknown [10.2.5.185])\n by gateway (Coremail) with SMTP id _____8Dxg_DEIedkd3kbAA--.56419S3;\n Thu, 24 Aug 2023 17:24:20 +0800 (CST)", "from localhost.localdomain (unknown [10.2.5.185])\n by localhost.localdomain (Coremail) with SMTP id\n AQAAf8DxJ826IedkJjhiAA--.40637S21;\n Thu, 24 Aug 2023 17:24:20 +0800 (CST)" ], "From": "Song Gao <gaosong@loongson.cn>", "To": "qemu-devel@nongnu.org", "Cc": "stefanha@redhat.com, richard.henderson@linaro.org, =?utf-8?q?Philippe_Ma?=\n\t=?utf-8?q?thieu-Daud=C3=A9?= <philmd@linaro.org>", "Subject": "[PULL 19/31] target/loongarch: Add a check parameter to the TRANS\n macro", "Date": "Thu, 24 Aug 2023 17:23:57 +0800", "Message-Id": "<20230824092409.1492470-20-gaosong@loongson.cn>", "X-Mailer": "git-send-email 2.39.1", "In-Reply-To": "<20230824092409.1492470-1-gaosong@loongson.cn>", "References": "<20230824092409.1492470-1-gaosong@loongson.cn>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=UTF-8", "Content-Transfer-Encoding": "8bit", "X-CM-TRANSID": "AQAAf8DxJ826IedkJjhiAA--.40637S21", "X-CM-SenderInfo": "5jdr20tqj6z05rqj20fqof0/", "X-Coremail-Antispam": "1Uk129KBjDUn29KB7ZKAUJUUUUU529EdanIXcx71UUUUU7KY7\n ZEXasCq-sGcSsGvfJ3UbIjqfuFe4nvWSU5nxnvy29KBjDU0xBIdaVrnUUvcSsGvfC2Kfnx\n nUUI43ZEXa7xR_UUUUUUUUU==", "Received-SPF": "pass client-ip=114.242.206.163;\n envelope-from=gaosong@loongson.cn;\n helo=mail.loongson.cn", "X-Spam_score_int": "-18", "X-Spam_score": "-1.9", "X-Spam_bar": "-", "X-Spam_report": "(-1.9 / 5.0 requ) BAYES_00=-1.9, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "<qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "The default check parmeter is ALL.\n\nSuggested-by: Richard Henderson <richard.henderson@linaro.org>\nSigned-off-by: Song Gao <gaosong@loongson.cn>\nReviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>\nReviewed-by: Richard Henderson <richard.henderson@linaro.org>\nMessage-ID: <20230822032724.1353391-8-gaosong@loongson.cn>\nMessage-Id: <20230822071959.35620-2-philmd@linaro.org>\n---\n target/loongarch/insn_trans/trans_arith.c.inc | 84 +-\n .../loongarch/insn_trans/trans_atomic.c.inc | 80 +-\n target/loongarch/insn_trans/trans_bit.c.inc | 56 +-\n .../loongarch/insn_trans/trans_branch.c.inc | 20 +-\n target/loongarch/insn_trans/trans_extra.c.inc | 16 +-\n .../loongarch/insn_trans/trans_farith.c.inc | 72 +-\n target/loongarch/insn_trans/trans_fcnv.c.inc | 56 +-\n .../loongarch/insn_trans/trans_fmemory.c.inc | 32 +-\n target/loongarch/insn_trans/trans_fmov.c.inc | 16 +-\n target/loongarch/insn_trans/trans_lsx.c.inc | 1322 ++++++++---------\n .../loongarch/insn_trans/trans_memory.c.inc | 84 +-\n .../insn_trans/trans_privileged.c.inc | 16 +-\n target/loongarch/insn_trans/trans_shift.c.inc | 30 +-\n target/loongarch/translate.h | 6 +-\n 14 files changed, 946 insertions(+), 944 deletions(-)", "diff": "diff --git a/target/loongarch/insn_trans/trans_arith.c.inc b/target/loongarch/insn_trans/trans_arith.c.inc\nindex 2aea4e41d5..d7f69a7553 100644\n--- a/target/loongarch/insn_trans/trans_arith.c.inc\n+++ b/target/loongarch/insn_trans/trans_arith.c.inc\n@@ -248,45 +248,45 @@ static bool trans_addu16i_d(DisasContext *ctx, arg_addu16i_d *a)\n return true;\n }\n \n-TRANS(add_w, gen_rrr, EXT_NONE, EXT_NONE, EXT_SIGN, tcg_gen_add_tl)\n-TRANS(add_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_add_tl)\n-TRANS(sub_w, gen_rrr, EXT_NONE, EXT_NONE, EXT_SIGN, tcg_gen_sub_tl)\n-TRANS(sub_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_sub_tl)\n-TRANS(and, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_and_tl)\n-TRANS(or, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_or_tl)\n-TRANS(xor, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_xor_tl)\n-TRANS(nor, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_nor_tl)\n-TRANS(andn, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_andc_tl)\n-TRANS(orn, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_orc_tl)\n-TRANS(slt, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_slt)\n-TRANS(sltu, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_sltu)\n-TRANS(mul_w, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_SIGN, tcg_gen_mul_tl)\n-TRANS(mul_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_mul_tl)\n-TRANS(mulh_w, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_NONE, gen_mulh_w)\n-TRANS(mulh_wu, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_NONE, gen_mulh_w)\n-TRANS(mulh_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_mulh_d)\n-TRANS(mulh_du, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_mulh_du)\n-TRANS(mulw_d_w, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_NONE, tcg_gen_mul_tl)\n-TRANS(mulw_d_wu, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_NONE, tcg_gen_mul_tl)\n-TRANS(div_w, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_SIGN, gen_div_w)\n-TRANS(mod_w, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_SIGN, gen_rem_w)\n-TRANS(div_wu, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_SIGN, gen_div_du)\n-TRANS(mod_wu, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_SIGN, gen_rem_du)\n-TRANS(div_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_div_d)\n-TRANS(mod_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_rem_d)\n-TRANS(div_du, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_div_du)\n-TRANS(mod_du, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_rem_du)\n-TRANS(slti, gen_rri_v, EXT_NONE, EXT_NONE, gen_slt)\n-TRANS(sltui, gen_rri_v, EXT_NONE, EXT_NONE, gen_sltu)\n-TRANS(addi_w, gen_rri_c, EXT_NONE, EXT_SIGN, tcg_gen_addi_tl)\n-TRANS(addi_d, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_addi_tl)\n-TRANS(alsl_w, gen_rrr_sa, EXT_NONE, EXT_SIGN, gen_alsl)\n-TRANS(alsl_wu, gen_rrr_sa, EXT_NONE, EXT_ZERO, gen_alsl)\n-TRANS(alsl_d, gen_rrr_sa, EXT_NONE, EXT_NONE, gen_alsl)\n-TRANS(pcaddi, gen_pc, gen_pcaddi)\n-TRANS(pcalau12i, gen_pc, gen_pcalau12i)\n-TRANS(pcaddu12i, gen_pc, gen_pcaddu12i)\n-TRANS(pcaddu18i, gen_pc, gen_pcaddu18i)\n-TRANS(andi, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_andi_tl)\n-TRANS(ori, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_ori_tl)\n-TRANS(xori, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_xori_tl)\n+TRANS(add_w, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_SIGN, tcg_gen_add_tl)\n+TRANS(add_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_add_tl)\n+TRANS(sub_w, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_SIGN, tcg_gen_sub_tl)\n+TRANS(sub_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_sub_tl)\n+TRANS(and, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_and_tl)\n+TRANS(or, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_or_tl)\n+TRANS(xor, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_xor_tl)\n+TRANS(nor, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_nor_tl)\n+TRANS(andn, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_andc_tl)\n+TRANS(orn, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_orc_tl)\n+TRANS(slt, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_slt)\n+TRANS(sltu, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_sltu)\n+TRANS(mul_w, ALL, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_SIGN, tcg_gen_mul_tl)\n+TRANS(mul_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, tcg_gen_mul_tl)\n+TRANS(mulh_w, ALL, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_NONE, gen_mulh_w)\n+TRANS(mulh_wu, ALL, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_NONE, gen_mulh_w)\n+TRANS(mulh_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_mulh_d)\n+TRANS(mulh_du, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_mulh_du)\n+TRANS(mulw_d_w, ALL, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_NONE, tcg_gen_mul_tl)\n+TRANS(mulw_d_wu, ALL, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_NONE, tcg_gen_mul_tl)\n+TRANS(div_w, ALL, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_SIGN, gen_div_w)\n+TRANS(mod_w, ALL, gen_rrr, EXT_SIGN, EXT_SIGN, EXT_SIGN, gen_rem_w)\n+TRANS(div_wu, ALL, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_SIGN, gen_div_du)\n+TRANS(mod_wu, ALL, gen_rrr, EXT_ZERO, EXT_ZERO, EXT_SIGN, gen_rem_du)\n+TRANS(div_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_div_d)\n+TRANS(mod_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_rem_d)\n+TRANS(div_du, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_div_du)\n+TRANS(mod_du, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_rem_du)\n+TRANS(slti, ALL, gen_rri_v, EXT_NONE, EXT_NONE, gen_slt)\n+TRANS(sltui, ALL, gen_rri_v, EXT_NONE, EXT_NONE, gen_sltu)\n+TRANS(addi_w, ALL, gen_rri_c, EXT_NONE, EXT_SIGN, tcg_gen_addi_tl)\n+TRANS(addi_d, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_addi_tl)\n+TRANS(alsl_w, ALL, gen_rrr_sa, EXT_NONE, EXT_SIGN, gen_alsl)\n+TRANS(alsl_wu, ALL, gen_rrr_sa, EXT_NONE, EXT_ZERO, gen_alsl)\n+TRANS(alsl_d, ALL, gen_rrr_sa, EXT_NONE, EXT_NONE, gen_alsl)\n+TRANS(pcaddi, ALL, gen_pc, gen_pcaddi)\n+TRANS(pcalau12i, ALL, gen_pc, gen_pcalau12i)\n+TRANS(pcaddu12i, ALL, gen_pc, gen_pcaddu12i)\n+TRANS(pcaddu18i, ALL, gen_pc, gen_pcaddu18i)\n+TRANS(andi, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_andi_tl)\n+TRANS(ori, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_ori_tl)\n+TRANS(xori, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_xori_tl)\ndiff --git a/target/loongarch/insn_trans/trans_atomic.c.inc b/target/loongarch/insn_trans/trans_atomic.c.inc\nindex fbc081448d..0a02f0dbf3 100644\n--- a/target/loongarch/insn_trans/trans_atomic.c.inc\n+++ b/target/loongarch/insn_trans/trans_atomic.c.inc\n@@ -69,43 +69,43 @@ static bool gen_am(DisasContext *ctx, arg_rrr *a,\n return true;\n }\n \n-TRANS(ll_w, gen_ll, MO_TESL)\n-TRANS(sc_w, gen_sc, MO_TESL)\n-TRANS(ll_d, gen_ll, MO_TEUQ)\n-TRANS(sc_d, gen_sc, MO_TEUQ)\n-TRANS(amswap_w, gen_am, tcg_gen_atomic_xchg_tl, MO_TESL)\n-TRANS(amswap_d, gen_am, tcg_gen_atomic_xchg_tl, MO_TEUQ)\n-TRANS(amadd_w, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TESL)\n-TRANS(amadd_d, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TEUQ)\n-TRANS(amand_w, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TESL)\n-TRANS(amand_d, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TEUQ)\n-TRANS(amor_w, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TESL)\n-TRANS(amor_d, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TEUQ)\n-TRANS(amxor_w, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TESL)\n-TRANS(amxor_d, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TEUQ)\n-TRANS(ammax_w, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TESL)\n-TRANS(ammax_d, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TEUQ)\n-TRANS(ammin_w, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TESL)\n-TRANS(ammin_d, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TEUQ)\n-TRANS(ammax_wu, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TESL)\n-TRANS(ammax_du, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TEUQ)\n-TRANS(ammin_wu, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TESL)\n-TRANS(ammin_du, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TEUQ)\n-TRANS(amswap_db_w, gen_am, tcg_gen_atomic_xchg_tl, MO_TESL)\n-TRANS(amswap_db_d, gen_am, tcg_gen_atomic_xchg_tl, MO_TEUQ)\n-TRANS(amadd_db_w, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TESL)\n-TRANS(amadd_db_d, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TEUQ)\n-TRANS(amand_db_w, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TESL)\n-TRANS(amand_db_d, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TEUQ)\n-TRANS(amor_db_w, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TESL)\n-TRANS(amor_db_d, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TEUQ)\n-TRANS(amxor_db_w, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TESL)\n-TRANS(amxor_db_d, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TEUQ)\n-TRANS(ammax_db_w, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TESL)\n-TRANS(ammax_db_d, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TEUQ)\n-TRANS(ammin_db_w, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TESL)\n-TRANS(ammin_db_d, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TEUQ)\n-TRANS(ammax_db_wu, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TESL)\n-TRANS(ammax_db_du, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TEUQ)\n-TRANS(ammin_db_wu, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TESL)\n-TRANS(ammin_db_du, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TEUQ)\n+TRANS(ll_w, ALL, gen_ll, MO_TESL)\n+TRANS(sc_w, ALL, gen_sc, MO_TESL)\n+TRANS(ll_d, ALL, gen_ll, MO_TEUQ)\n+TRANS(sc_d, ALL, gen_sc, MO_TEUQ)\n+TRANS(amswap_w, ALL, gen_am, tcg_gen_atomic_xchg_tl, MO_TESL)\n+TRANS(amswap_d, ALL, gen_am, tcg_gen_atomic_xchg_tl, MO_TEUQ)\n+TRANS(amadd_w, ALL, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TESL)\n+TRANS(amadd_d, ALL, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TEUQ)\n+TRANS(amand_w, ALL, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TESL)\n+TRANS(amand_d, ALL, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TEUQ)\n+TRANS(amor_w, ALL, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TESL)\n+TRANS(amor_d, ALL, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TEUQ)\n+TRANS(amxor_w, ALL, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TESL)\n+TRANS(amxor_d, ALL, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TEUQ)\n+TRANS(ammax_w, ALL, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TESL)\n+TRANS(ammax_d, ALL, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TEUQ)\n+TRANS(ammin_w, ALL, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TESL)\n+TRANS(ammin_d, ALL, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TEUQ)\n+TRANS(ammax_wu, ALL, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TESL)\n+TRANS(ammax_du, ALL, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TEUQ)\n+TRANS(ammin_wu, ALL, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TESL)\n+TRANS(ammin_du, ALL, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TEUQ)\n+TRANS(amswap_db_w, ALL, gen_am, tcg_gen_atomic_xchg_tl, MO_TESL)\n+TRANS(amswap_db_d, ALL, gen_am, tcg_gen_atomic_xchg_tl, MO_TEUQ)\n+TRANS(amadd_db_w, ALL, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TESL)\n+TRANS(amadd_db_d, ALL, gen_am, tcg_gen_atomic_fetch_add_tl, MO_TEUQ)\n+TRANS(amand_db_w, ALL, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TESL)\n+TRANS(amand_db_d, ALL, gen_am, tcg_gen_atomic_fetch_and_tl, MO_TEUQ)\n+TRANS(amor_db_w, ALL, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TESL)\n+TRANS(amor_db_d, ALL, gen_am, tcg_gen_atomic_fetch_or_tl, MO_TEUQ)\n+TRANS(amxor_db_w, ALL, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TESL)\n+TRANS(amxor_db_d, ALL, gen_am, tcg_gen_atomic_fetch_xor_tl, MO_TEUQ)\n+TRANS(ammax_db_w, ALL, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TESL)\n+TRANS(ammax_db_d, ALL, gen_am, tcg_gen_atomic_fetch_smax_tl, MO_TEUQ)\n+TRANS(ammin_db_w, ALL, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TESL)\n+TRANS(ammin_db_d, ALL, gen_am, tcg_gen_atomic_fetch_smin_tl, MO_TEUQ)\n+TRANS(ammax_db_wu, ALL, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TESL)\n+TRANS(ammax_db_du, ALL, gen_am, tcg_gen_atomic_fetch_umax_tl, MO_TEUQ)\n+TRANS(ammin_db_wu, ALL, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TESL)\n+TRANS(ammin_db_du, ALL, gen_am, tcg_gen_atomic_fetch_umin_tl, MO_TEUQ)\ndiff --git a/target/loongarch/insn_trans/trans_bit.c.inc b/target/loongarch/insn_trans/trans_bit.c.inc\nindex 25b4d7858b..d2a7ac28f7 100644\n--- a/target/loongarch/insn_trans/trans_bit.c.inc\n+++ b/target/loongarch/insn_trans/trans_bit.c.inc\n@@ -178,31 +178,31 @@ static void gen_masknez(TCGv dest, TCGv src1, TCGv src2)\n tcg_gen_movcond_tl(TCG_COND_NE, dest, src2, zero, zero, src1);\n }\n \n-TRANS(ext_w_h, gen_rr, EXT_NONE, EXT_NONE, tcg_gen_ext16s_tl)\n-TRANS(ext_w_b, gen_rr, EXT_NONE, EXT_NONE, tcg_gen_ext8s_tl)\n-TRANS(clo_w, gen_rr, EXT_NONE, EXT_NONE, gen_clo_w)\n-TRANS(clz_w, gen_rr, EXT_ZERO, EXT_NONE, gen_clz_w)\n-TRANS(cto_w, gen_rr, EXT_NONE, EXT_NONE, gen_cto_w)\n-TRANS(ctz_w, gen_rr, EXT_NONE, EXT_NONE, gen_ctz_w)\n-TRANS(clo_d, gen_rr, EXT_NONE, EXT_NONE, gen_clo_d)\n-TRANS(clz_d, gen_rr, EXT_NONE, EXT_NONE, gen_clz_d)\n-TRANS(cto_d, gen_rr, EXT_NONE, EXT_NONE, gen_cto_d)\n-TRANS(ctz_d, gen_rr, EXT_NONE, EXT_NONE, gen_ctz_d)\n-TRANS(revb_2h, gen_rr, EXT_NONE, EXT_SIGN, gen_revb_2h)\n-TRANS(revb_4h, gen_rr, EXT_NONE, EXT_NONE, gen_revb_4h)\n-TRANS(revb_2w, gen_rr, EXT_NONE, EXT_NONE, gen_revb_2w)\n-TRANS(revb_d, gen_rr, EXT_NONE, EXT_NONE, tcg_gen_bswap64_i64)\n-TRANS(revh_2w, gen_rr, EXT_NONE, EXT_NONE, gen_revh_2w)\n-TRANS(revh_d, gen_rr, EXT_NONE, EXT_NONE, gen_revh_d)\n-TRANS(bitrev_4b, gen_rr, EXT_ZERO, EXT_SIGN, gen_helper_bitswap)\n-TRANS(bitrev_8b, gen_rr, EXT_NONE, EXT_NONE, gen_helper_bitswap)\n-TRANS(bitrev_w, gen_rr, EXT_NONE, EXT_SIGN, gen_helper_bitrev_w)\n-TRANS(bitrev_d, gen_rr, EXT_NONE, EXT_NONE, gen_helper_bitrev_d)\n-TRANS(maskeqz, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_maskeqz)\n-TRANS(masknez, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_masknez)\n-TRANS(bytepick_w, gen_rrr_sa, EXT_NONE, EXT_NONE, gen_bytepick_w)\n-TRANS(bytepick_d, gen_rrr_sa, EXT_NONE, EXT_NONE, gen_bytepick_d)\n-TRANS(bstrins_w, gen_bstrins, EXT_SIGN)\n-TRANS(bstrins_d, gen_bstrins, EXT_NONE)\n-TRANS(bstrpick_w, gen_bstrpick, EXT_SIGN)\n-TRANS(bstrpick_d, gen_bstrpick, EXT_NONE)\n+TRANS(ext_w_h, ALL, gen_rr, EXT_NONE, EXT_NONE, tcg_gen_ext16s_tl)\n+TRANS(ext_w_b, ALL, gen_rr, EXT_NONE, EXT_NONE, tcg_gen_ext8s_tl)\n+TRANS(clo_w, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_clo_w)\n+TRANS(clz_w, ALL, gen_rr, EXT_ZERO, EXT_NONE, gen_clz_w)\n+TRANS(cto_w, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_cto_w)\n+TRANS(ctz_w, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_ctz_w)\n+TRANS(clo_d, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_clo_d)\n+TRANS(clz_d, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_clz_d)\n+TRANS(cto_d, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_cto_d)\n+TRANS(ctz_d, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_ctz_d)\n+TRANS(revb_2h, ALL, gen_rr, EXT_NONE, EXT_SIGN, gen_revb_2h)\n+TRANS(revb_4h, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_revb_4h)\n+TRANS(revb_2w, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_revb_2w)\n+TRANS(revb_d, ALL, gen_rr, EXT_NONE, EXT_NONE, tcg_gen_bswap64_i64)\n+TRANS(revh_2w, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_revh_2w)\n+TRANS(revh_d, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_revh_d)\n+TRANS(bitrev_4b, ALL, gen_rr, EXT_ZERO, EXT_SIGN, gen_helper_bitswap)\n+TRANS(bitrev_8b, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_helper_bitswap)\n+TRANS(bitrev_w, ALL, gen_rr, EXT_NONE, EXT_SIGN, gen_helper_bitrev_w)\n+TRANS(bitrev_d, ALL, gen_rr, EXT_NONE, EXT_NONE, gen_helper_bitrev_d)\n+TRANS(maskeqz, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_maskeqz)\n+TRANS(masknez, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_masknez)\n+TRANS(bytepick_w, ALL, gen_rrr_sa, EXT_NONE, EXT_NONE, gen_bytepick_w)\n+TRANS(bytepick_d, ALL, gen_rrr_sa, EXT_NONE, EXT_NONE, gen_bytepick_d)\n+TRANS(bstrins_w, ALL, gen_bstrins, EXT_SIGN)\n+TRANS(bstrins_d, ALL, gen_bstrins, EXT_NONE)\n+TRANS(bstrpick_w, ALL, gen_bstrpick, EXT_SIGN)\n+TRANS(bstrpick_d, ALL, gen_bstrpick, EXT_NONE)\ndiff --git a/target/loongarch/insn_trans/trans_branch.c.inc b/target/loongarch/insn_trans/trans_branch.c.inc\nindex 2e35572cea..50f7eb640a 100644\n--- a/target/loongarch/insn_trans/trans_branch.c.inc\n+++ b/target/loongarch/insn_trans/trans_branch.c.inc\n@@ -72,13 +72,13 @@ static bool gen_cz_bc(DisasContext *ctx, arg_c_offs *a, TCGCond cond)\n return true;\n }\n \n-TRANS(beq, gen_rr_bc, TCG_COND_EQ)\n-TRANS(bne, gen_rr_bc, TCG_COND_NE)\n-TRANS(blt, gen_rr_bc, TCG_COND_LT)\n-TRANS(bge, gen_rr_bc, TCG_COND_GE)\n-TRANS(bltu, gen_rr_bc, TCG_COND_LTU)\n-TRANS(bgeu, gen_rr_bc, TCG_COND_GEU)\n-TRANS(beqz, gen_rz_bc, TCG_COND_EQ)\n-TRANS(bnez, gen_rz_bc, TCG_COND_NE)\n-TRANS(bceqz, gen_cz_bc, TCG_COND_EQ)\n-TRANS(bcnez, gen_cz_bc, TCG_COND_NE)\n+TRANS(beq, ALL, gen_rr_bc, TCG_COND_EQ)\n+TRANS(bne, ALL, gen_rr_bc, TCG_COND_NE)\n+TRANS(blt, ALL, gen_rr_bc, TCG_COND_LT)\n+TRANS(bge, ALL, gen_rr_bc, TCG_COND_GE)\n+TRANS(bltu, ALL, gen_rr_bc, TCG_COND_LTU)\n+TRANS(bgeu, ALL, gen_rr_bc, TCG_COND_GEU)\n+TRANS(beqz, ALL, gen_rz_bc, TCG_COND_EQ)\n+TRANS(bnez, ALL, gen_rz_bc, TCG_COND_NE)\n+TRANS(bceqz, ALL, gen_cz_bc, TCG_COND_EQ)\n+TRANS(bcnez, ALL, gen_cz_bc, TCG_COND_NE)\ndiff --git a/target/loongarch/insn_trans/trans_extra.c.inc b/target/loongarch/insn_trans/trans_extra.c.inc\nindex 06f4de4515..b354ca0f86 100644\n--- a/target/loongarch/insn_trans/trans_extra.c.inc\n+++ b/target/loongarch/insn_trans/trans_extra.c.inc\n@@ -89,11 +89,11 @@ static bool gen_crc(DisasContext *ctx, arg_rrr *a,\n return true;\n }\n \n-TRANS(crc_w_b_w, gen_crc, gen_helper_crc32, tcg_constant_tl(1))\n-TRANS(crc_w_h_w, gen_crc, gen_helper_crc32, tcg_constant_tl(2))\n-TRANS(crc_w_w_w, gen_crc, gen_helper_crc32, tcg_constant_tl(4))\n-TRANS(crc_w_d_w, gen_crc, gen_helper_crc32, tcg_constant_tl(8))\n-TRANS(crcc_w_b_w, gen_crc, gen_helper_crc32c, tcg_constant_tl(1))\n-TRANS(crcc_w_h_w, gen_crc, gen_helper_crc32c, tcg_constant_tl(2))\n-TRANS(crcc_w_w_w, gen_crc, gen_helper_crc32c, tcg_constant_tl(4))\n-TRANS(crcc_w_d_w, gen_crc, gen_helper_crc32c, tcg_constant_tl(8))\n+TRANS(crc_w_b_w, ALL, gen_crc, gen_helper_crc32, tcg_constant_tl(1))\n+TRANS(crc_w_h_w, ALL, gen_crc, gen_helper_crc32, tcg_constant_tl(2))\n+TRANS(crc_w_w_w, ALL, gen_crc, gen_helper_crc32, tcg_constant_tl(4))\n+TRANS(crc_w_d_w, ALL, gen_crc, gen_helper_crc32, tcg_constant_tl(8))\n+TRANS(crcc_w_b_w, ALL, gen_crc, gen_helper_crc32c, tcg_constant_tl(1))\n+TRANS(crcc_w_h_w, ALL, gen_crc, gen_helper_crc32c, tcg_constant_tl(2))\n+TRANS(crcc_w_w_w, ALL, gen_crc, gen_helper_crc32c, tcg_constant_tl(4))\n+TRANS(crcc_w_d_w, ALL, gen_crc, gen_helper_crc32c, tcg_constant_tl(8))\ndiff --git a/target/loongarch/insn_trans/trans_farith.c.inc b/target/loongarch/insn_trans/trans_farith.c.inc\nindex 21ea47308b..b1a1dc7b01 100644\n--- a/target/loongarch/insn_trans/trans_farith.c.inc\n+++ b/target/loongarch/insn_trans/trans_farith.c.inc\n@@ -143,41 +143,41 @@ static bool trans_fneg_d(DisasContext *ctx, arg_fneg_d *a)\n return true;\n }\n \n-TRANS(fadd_s, gen_fff, gen_helper_fadd_s)\n-TRANS(fadd_d, gen_fff, gen_helper_fadd_d)\n-TRANS(fsub_s, gen_fff, gen_helper_fsub_s)\n-TRANS(fsub_d, gen_fff, gen_helper_fsub_d)\n-TRANS(fmul_s, gen_fff, gen_helper_fmul_s)\n-TRANS(fmul_d, gen_fff, gen_helper_fmul_d)\n-TRANS(fdiv_s, gen_fff, gen_helper_fdiv_s)\n-TRANS(fdiv_d, gen_fff, gen_helper_fdiv_d)\n-TRANS(fmax_s, gen_fff, gen_helper_fmax_s)\n-TRANS(fmax_d, gen_fff, gen_helper_fmax_d)\n-TRANS(fmin_s, gen_fff, gen_helper_fmin_s)\n-TRANS(fmin_d, gen_fff, gen_helper_fmin_d)\n-TRANS(fmaxa_s, gen_fff, gen_helper_fmaxa_s)\n-TRANS(fmaxa_d, gen_fff, gen_helper_fmaxa_d)\n-TRANS(fmina_s, gen_fff, gen_helper_fmina_s)\n-TRANS(fmina_d, gen_fff, gen_helper_fmina_d)\n-TRANS(fscaleb_s, gen_fff, gen_helper_fscaleb_s)\n-TRANS(fscaleb_d, gen_fff, gen_helper_fscaleb_d)\n-TRANS(fsqrt_s, gen_ff, gen_helper_fsqrt_s)\n-TRANS(fsqrt_d, gen_ff, gen_helper_fsqrt_d)\n-TRANS(frecip_s, gen_ff, gen_helper_frecip_s)\n-TRANS(frecip_d, gen_ff, gen_helper_frecip_d)\n-TRANS(frsqrt_s, gen_ff, gen_helper_frsqrt_s)\n-TRANS(frsqrt_d, gen_ff, gen_helper_frsqrt_d)\n-TRANS(flogb_s, gen_ff, gen_helper_flogb_s)\n-TRANS(flogb_d, gen_ff, gen_helper_flogb_d)\n-TRANS(fclass_s, gen_ff, gen_helper_fclass_s)\n-TRANS(fclass_d, gen_ff, gen_helper_fclass_d)\n-TRANS(fmadd_s, gen_muladd, gen_helper_fmuladd_s, 0)\n-TRANS(fmadd_d, gen_muladd, gen_helper_fmuladd_d, 0)\n-TRANS(fmsub_s, gen_muladd, gen_helper_fmuladd_s, float_muladd_negate_c)\n-TRANS(fmsub_d, gen_muladd, gen_helper_fmuladd_d, float_muladd_negate_c)\n-TRANS(fnmadd_s, gen_muladd, gen_helper_fmuladd_s, float_muladd_negate_result)\n-TRANS(fnmadd_d, gen_muladd, gen_helper_fmuladd_d, float_muladd_negate_result)\n-TRANS(fnmsub_s, gen_muladd, gen_helper_fmuladd_s,\n+TRANS(fadd_s, ALL, gen_fff, gen_helper_fadd_s)\n+TRANS(fadd_d, ALL, gen_fff, gen_helper_fadd_d)\n+TRANS(fsub_s, ALL, gen_fff, gen_helper_fsub_s)\n+TRANS(fsub_d, ALL, gen_fff, gen_helper_fsub_d)\n+TRANS(fmul_s, ALL, gen_fff, gen_helper_fmul_s)\n+TRANS(fmul_d, ALL, gen_fff, gen_helper_fmul_d)\n+TRANS(fdiv_s, ALL, gen_fff, gen_helper_fdiv_s)\n+TRANS(fdiv_d, ALL, gen_fff, gen_helper_fdiv_d)\n+TRANS(fmax_s, ALL, gen_fff, gen_helper_fmax_s)\n+TRANS(fmax_d, ALL, gen_fff, gen_helper_fmax_d)\n+TRANS(fmin_s, ALL, gen_fff, gen_helper_fmin_s)\n+TRANS(fmin_d, ALL, gen_fff, gen_helper_fmin_d)\n+TRANS(fmaxa_s, ALL, gen_fff, gen_helper_fmaxa_s)\n+TRANS(fmaxa_d, ALL, gen_fff, gen_helper_fmaxa_d)\n+TRANS(fmina_s, ALL, gen_fff, gen_helper_fmina_s)\n+TRANS(fmina_d, ALL, gen_fff, gen_helper_fmina_d)\n+TRANS(fscaleb_s, ALL, gen_fff, gen_helper_fscaleb_s)\n+TRANS(fscaleb_d, ALL, gen_fff, gen_helper_fscaleb_d)\n+TRANS(fsqrt_s, ALL, gen_ff, gen_helper_fsqrt_s)\n+TRANS(fsqrt_d, ALL, gen_ff, gen_helper_fsqrt_d)\n+TRANS(frecip_s, ALL, gen_ff, gen_helper_frecip_s)\n+TRANS(frecip_d, ALL, gen_ff, gen_helper_frecip_d)\n+TRANS(frsqrt_s, ALL, gen_ff, gen_helper_frsqrt_s)\n+TRANS(frsqrt_d, ALL, gen_ff, gen_helper_frsqrt_d)\n+TRANS(flogb_s, ALL, gen_ff, gen_helper_flogb_s)\n+TRANS(flogb_d, ALL, gen_ff, gen_helper_flogb_d)\n+TRANS(fclass_s, ALL, gen_ff, gen_helper_fclass_s)\n+TRANS(fclass_d, ALL, gen_ff, gen_helper_fclass_d)\n+TRANS(fmadd_s, ALL, gen_muladd, gen_helper_fmuladd_s, 0)\n+TRANS(fmadd_d, ALL, gen_muladd, gen_helper_fmuladd_d, 0)\n+TRANS(fmsub_s, ALL, gen_muladd, gen_helper_fmuladd_s, float_muladd_negate_c)\n+TRANS(fmsub_d, ALL, gen_muladd, gen_helper_fmuladd_d, float_muladd_negate_c)\n+TRANS(fnmadd_s, ALL, gen_muladd, gen_helper_fmuladd_s, float_muladd_negate_result)\n+TRANS(fnmadd_d, ALL, gen_muladd, gen_helper_fmuladd_d, float_muladd_negate_result)\n+TRANS(fnmsub_s, ALL, gen_muladd, gen_helper_fmuladd_s,\n float_muladd_negate_c | float_muladd_negate_result)\n-TRANS(fnmsub_d, gen_muladd, gen_helper_fmuladd_d,\n+TRANS(fnmsub_d, ALL, gen_muladd, gen_helper_fmuladd_d,\n float_muladd_negate_c | float_muladd_negate_result)\ndiff --git a/target/loongarch/insn_trans/trans_fcnv.c.inc b/target/loongarch/insn_trans/trans_fcnv.c.inc\nindex c1c6918ad1..329a2d6872 100644\n--- a/target/loongarch/insn_trans/trans_fcnv.c.inc\n+++ b/target/loongarch/insn_trans/trans_fcnv.c.inc\n@@ -3,31 +3,31 @@\n * Copyright (c) 2021 Loongson Technology Corporation Limited\n */\n \n-TRANS(fcvt_s_d, gen_ff, gen_helper_fcvt_s_d)\n-TRANS(fcvt_d_s, gen_ff, gen_helper_fcvt_d_s)\n-TRANS(ftintrm_w_s, gen_ff, gen_helper_ftintrm_w_s)\n-TRANS(ftintrm_w_d, gen_ff, gen_helper_ftintrm_w_d)\n-TRANS(ftintrm_l_s, gen_ff, gen_helper_ftintrm_l_s)\n-TRANS(ftintrm_l_d, gen_ff, gen_helper_ftintrm_l_d)\n-TRANS(ftintrp_w_s, gen_ff, gen_helper_ftintrp_w_s)\n-TRANS(ftintrp_w_d, gen_ff, gen_helper_ftintrp_w_d)\n-TRANS(ftintrp_l_s, gen_ff, gen_helper_ftintrp_l_s)\n-TRANS(ftintrp_l_d, gen_ff, gen_helper_ftintrp_l_d)\n-TRANS(ftintrz_w_s, gen_ff, gen_helper_ftintrz_w_s)\n-TRANS(ftintrz_w_d, gen_ff, gen_helper_ftintrz_w_d)\n-TRANS(ftintrz_l_s, gen_ff, gen_helper_ftintrz_l_s)\n-TRANS(ftintrz_l_d, gen_ff, gen_helper_ftintrz_l_d)\n-TRANS(ftintrne_w_s, gen_ff, gen_helper_ftintrne_w_s)\n-TRANS(ftintrne_w_d, gen_ff, gen_helper_ftintrne_w_d)\n-TRANS(ftintrne_l_s, gen_ff, gen_helper_ftintrne_l_s)\n-TRANS(ftintrne_l_d, gen_ff, gen_helper_ftintrne_l_d)\n-TRANS(ftint_w_s, gen_ff, gen_helper_ftint_w_s)\n-TRANS(ftint_w_d, gen_ff, gen_helper_ftint_w_d)\n-TRANS(ftint_l_s, gen_ff, gen_helper_ftint_l_s)\n-TRANS(ftint_l_d, gen_ff, gen_helper_ftint_l_d)\n-TRANS(ffint_s_w, gen_ff, gen_helper_ffint_s_w)\n-TRANS(ffint_s_l, gen_ff, gen_helper_ffint_s_l)\n-TRANS(ffint_d_w, gen_ff, gen_helper_ffint_d_w)\n-TRANS(ffint_d_l, gen_ff, gen_helper_ffint_d_l)\n-TRANS(frint_s, gen_ff, gen_helper_frint_s)\n-TRANS(frint_d, gen_ff, gen_helper_frint_d)\n+TRANS(fcvt_s_d, ALL, gen_ff, gen_helper_fcvt_s_d)\n+TRANS(fcvt_d_s, ALL, gen_ff, gen_helper_fcvt_d_s)\n+TRANS(ftintrm_w_s, ALL, gen_ff, gen_helper_ftintrm_w_s)\n+TRANS(ftintrm_w_d, ALL, gen_ff, gen_helper_ftintrm_w_d)\n+TRANS(ftintrm_l_s, ALL, gen_ff, gen_helper_ftintrm_l_s)\n+TRANS(ftintrm_l_d, ALL, gen_ff, gen_helper_ftintrm_l_d)\n+TRANS(ftintrp_w_s, ALL, gen_ff, gen_helper_ftintrp_w_s)\n+TRANS(ftintrp_w_d, ALL, gen_ff, gen_helper_ftintrp_w_d)\n+TRANS(ftintrp_l_s, ALL, gen_ff, gen_helper_ftintrp_l_s)\n+TRANS(ftintrp_l_d, ALL, gen_ff, gen_helper_ftintrp_l_d)\n+TRANS(ftintrz_w_s, ALL, gen_ff, gen_helper_ftintrz_w_s)\n+TRANS(ftintrz_w_d, ALL, gen_ff, gen_helper_ftintrz_w_d)\n+TRANS(ftintrz_l_s, ALL, gen_ff, gen_helper_ftintrz_l_s)\n+TRANS(ftintrz_l_d, ALL, gen_ff, gen_helper_ftintrz_l_d)\n+TRANS(ftintrne_w_s, ALL, gen_ff, gen_helper_ftintrne_w_s)\n+TRANS(ftintrne_w_d, ALL, gen_ff, gen_helper_ftintrne_w_d)\n+TRANS(ftintrne_l_s, ALL, gen_ff, gen_helper_ftintrne_l_s)\n+TRANS(ftintrne_l_d, ALL, gen_ff, gen_helper_ftintrne_l_d)\n+TRANS(ftint_w_s, ALL, gen_ff, gen_helper_ftint_w_s)\n+TRANS(ftint_w_d, ALL, gen_ff, gen_helper_ftint_w_d)\n+TRANS(ftint_l_s, ALL, gen_ff, gen_helper_ftint_l_s)\n+TRANS(ftint_l_d, ALL, gen_ff, gen_helper_ftint_l_d)\n+TRANS(ffint_s_w, ALL, gen_ff, gen_helper_ffint_s_w)\n+TRANS(ffint_s_l, ALL, gen_ff, gen_helper_ffint_s_l)\n+TRANS(ffint_d_w, ALL, gen_ff, gen_helper_ffint_d_w)\n+TRANS(ffint_d_l, ALL, gen_ff, gen_helper_ffint_d_l)\n+TRANS(frint_s, ALL, gen_ff, gen_helper_frint_s)\n+TRANS(frint_d, ALL, gen_ff, gen_helper_frint_d)\ndiff --git a/target/loongarch/insn_trans/trans_fmemory.c.inc b/target/loongarch/insn_trans/trans_fmemory.c.inc\nindex bd3aba2c49..8e3b4522c9 100644\n--- a/target/loongarch/insn_trans/trans_fmemory.c.inc\n+++ b/target/loongarch/insn_trans/trans_fmemory.c.inc\n@@ -140,19 +140,19 @@ static bool gen_fstore_le(DisasContext *ctx, arg_frr *a, MemOp mop)\n return true;\n }\n \n-TRANS(fld_s, gen_fload_i, MO_TEUL)\n-TRANS(fst_s, gen_fstore_i, MO_TEUL)\n-TRANS(fld_d, gen_fload_i, MO_TEUQ)\n-TRANS(fst_d, gen_fstore_i, MO_TEUQ)\n-TRANS(fldx_s, gen_floadx, MO_TEUL)\n-TRANS(fldx_d, gen_floadx, MO_TEUQ)\n-TRANS(fstx_s, gen_fstorex, MO_TEUL)\n-TRANS(fstx_d, gen_fstorex, MO_TEUQ)\n-TRANS(fldgt_s, gen_fload_gt, MO_TEUL)\n-TRANS(fldgt_d, gen_fload_gt, MO_TEUQ)\n-TRANS(fldle_s, gen_fload_le, MO_TEUL)\n-TRANS(fldle_d, gen_fload_le, MO_TEUQ)\n-TRANS(fstgt_s, gen_fstore_gt, MO_TEUL)\n-TRANS(fstgt_d, gen_fstore_gt, MO_TEUQ)\n-TRANS(fstle_s, gen_fstore_le, MO_TEUL)\n-TRANS(fstle_d, gen_fstore_le, MO_TEUQ)\n+TRANS(fld_s, ALL, gen_fload_i, MO_TEUL)\n+TRANS(fst_s, ALL, gen_fstore_i, MO_TEUL)\n+TRANS(fld_d, ALL, gen_fload_i, MO_TEUQ)\n+TRANS(fst_d, ALL, gen_fstore_i, MO_TEUQ)\n+TRANS(fldx_s, ALL, gen_floadx, MO_TEUL)\n+TRANS(fldx_d, ALL, gen_floadx, MO_TEUQ)\n+TRANS(fstx_s, ALL, gen_fstorex, MO_TEUL)\n+TRANS(fstx_d, ALL, gen_fstorex, MO_TEUQ)\n+TRANS(fldgt_s, ALL, gen_fload_gt, MO_TEUL)\n+TRANS(fldgt_d, ALL, gen_fload_gt, MO_TEUQ)\n+TRANS(fldle_s, ALL, gen_fload_le, MO_TEUL)\n+TRANS(fldle_d, ALL, gen_fload_le, MO_TEUQ)\n+TRANS(fstgt_s, ALL, gen_fstore_gt, MO_TEUL)\n+TRANS(fstgt_d, ALL, gen_fstore_gt, MO_TEUQ)\n+TRANS(fstle_s, ALL, gen_fstore_le, MO_TEUL)\n+TRANS(fstle_d, ALL, gen_fstore_le, MO_TEUQ)\ndiff --git a/target/loongarch/insn_trans/trans_fmov.c.inc b/target/loongarch/insn_trans/trans_fmov.c.inc\nindex 5af0dd1b66..aa7fea67b5 100644\n--- a/target/loongarch/insn_trans/trans_fmov.c.inc\n+++ b/target/loongarch/insn_trans/trans_fmov.c.inc\n@@ -178,11 +178,11 @@ static bool trans_movcf2gr(DisasContext *ctx, arg_movcf2gr *a)\n return true;\n }\n \n-TRANS(fmov_s, gen_f2f, tcg_gen_mov_tl, true)\n-TRANS(fmov_d, gen_f2f, tcg_gen_mov_tl, false)\n-TRANS(movgr2fr_w, gen_r2f, gen_movgr2fr_w)\n-TRANS(movgr2fr_d, gen_r2f, tcg_gen_mov_tl)\n-TRANS(movgr2frh_w, gen_r2f, gen_movgr2frh_w)\n-TRANS(movfr2gr_s, gen_f2r, tcg_gen_ext32s_tl)\n-TRANS(movfr2gr_d, gen_f2r, tcg_gen_mov_tl)\n-TRANS(movfrh2gr_s, gen_f2r, gen_movfrh2gr_s)\n+TRANS(fmov_s, ALL, gen_f2f, tcg_gen_mov_tl, true)\n+TRANS(fmov_d, ALL, gen_f2f, tcg_gen_mov_tl, false)\n+TRANS(movgr2fr_w, ALL, gen_r2f, gen_movgr2fr_w)\n+TRANS(movgr2fr_d, ALL, gen_r2f, tcg_gen_mov_tl)\n+TRANS(movgr2frh_w, ALL, gen_r2f, gen_movgr2frh_w)\n+TRANS(movfr2gr_s, ALL, gen_f2r, tcg_gen_ext32s_tl)\n+TRANS(movfr2gr_d, ALL, gen_f2r, tcg_gen_mov_tl)\n+TRANS(movfrh2gr_s, ALL, gen_f2r, gen_movfrh2gr_s)\ndiff --git a/target/loongarch/insn_trans/trans_lsx.c.inc b/target/loongarch/insn_trans/trans_lsx.c.inc\nindex 50153d6d0b..45e0e738ad 100644\n--- a/target/loongarch/insn_trans/trans_lsx.c.inc\n+++ b/target/loongarch/insn_trans/trans_lsx.c.inc\n@@ -135,10 +135,10 @@ static bool gvec_subi(DisasContext *ctx, arg_vv_i *a, MemOp mop)\n return true;\n }\n \n-TRANS(vadd_b, gvec_vvv, MO_8, tcg_gen_gvec_add)\n-TRANS(vadd_h, gvec_vvv, MO_16, tcg_gen_gvec_add)\n-TRANS(vadd_w, gvec_vvv, MO_32, tcg_gen_gvec_add)\n-TRANS(vadd_d, gvec_vvv, MO_64, tcg_gen_gvec_add)\n+TRANS(vadd_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_add)\n+TRANS(vadd_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_add)\n+TRANS(vadd_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_add)\n+TRANS(vadd_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_add)\n \n #define VADDSUB_Q(NAME) \\\n static bool trans_v## NAME ##_q(DisasContext *ctx, arg_vvv *a) \\\n@@ -170,58 +170,58 @@ static bool trans_v## NAME ##_q(DisasContext *ctx, arg_vvv *a) \\\n VADDSUB_Q(add)\n VADDSUB_Q(sub)\n \n-TRANS(vsub_b, gvec_vvv, MO_8, tcg_gen_gvec_sub)\n-TRANS(vsub_h, gvec_vvv, MO_16, tcg_gen_gvec_sub)\n-TRANS(vsub_w, gvec_vvv, MO_32, tcg_gen_gvec_sub)\n-TRANS(vsub_d, gvec_vvv, MO_64, tcg_gen_gvec_sub)\n-\n-TRANS(vaddi_bu, gvec_vv_i, MO_8, tcg_gen_gvec_addi)\n-TRANS(vaddi_hu, gvec_vv_i, MO_16, tcg_gen_gvec_addi)\n-TRANS(vaddi_wu, gvec_vv_i, MO_32, tcg_gen_gvec_addi)\n-TRANS(vaddi_du, gvec_vv_i, MO_64, tcg_gen_gvec_addi)\n-TRANS(vsubi_bu, gvec_subi, MO_8)\n-TRANS(vsubi_hu, gvec_subi, MO_16)\n-TRANS(vsubi_wu, gvec_subi, MO_32)\n-TRANS(vsubi_du, gvec_subi, MO_64)\n-\n-TRANS(vneg_b, gvec_vv, MO_8, tcg_gen_gvec_neg)\n-TRANS(vneg_h, gvec_vv, MO_16, tcg_gen_gvec_neg)\n-TRANS(vneg_w, gvec_vv, MO_32, tcg_gen_gvec_neg)\n-TRANS(vneg_d, gvec_vv, MO_64, tcg_gen_gvec_neg)\n-\n-TRANS(vsadd_b, gvec_vvv, MO_8, tcg_gen_gvec_ssadd)\n-TRANS(vsadd_h, gvec_vvv, MO_16, tcg_gen_gvec_ssadd)\n-TRANS(vsadd_w, gvec_vvv, MO_32, tcg_gen_gvec_ssadd)\n-TRANS(vsadd_d, gvec_vvv, MO_64, tcg_gen_gvec_ssadd)\n-TRANS(vsadd_bu, gvec_vvv, MO_8, tcg_gen_gvec_usadd)\n-TRANS(vsadd_hu, gvec_vvv, MO_16, tcg_gen_gvec_usadd)\n-TRANS(vsadd_wu, gvec_vvv, MO_32, tcg_gen_gvec_usadd)\n-TRANS(vsadd_du, gvec_vvv, MO_64, tcg_gen_gvec_usadd)\n-TRANS(vssub_b, gvec_vvv, MO_8, tcg_gen_gvec_sssub)\n-TRANS(vssub_h, gvec_vvv, MO_16, tcg_gen_gvec_sssub)\n-TRANS(vssub_w, gvec_vvv, MO_32, tcg_gen_gvec_sssub)\n-TRANS(vssub_d, gvec_vvv, MO_64, tcg_gen_gvec_sssub)\n-TRANS(vssub_bu, gvec_vvv, MO_8, tcg_gen_gvec_ussub)\n-TRANS(vssub_hu, gvec_vvv, MO_16, tcg_gen_gvec_ussub)\n-TRANS(vssub_wu, gvec_vvv, MO_32, tcg_gen_gvec_ussub)\n-TRANS(vssub_du, gvec_vvv, MO_64, tcg_gen_gvec_ussub)\n-\n-TRANS(vhaddw_h_b, gen_vvv, gen_helper_vhaddw_h_b)\n-TRANS(vhaddw_w_h, gen_vvv, gen_helper_vhaddw_w_h)\n-TRANS(vhaddw_d_w, gen_vvv, gen_helper_vhaddw_d_w)\n-TRANS(vhaddw_q_d, gen_vvv, gen_helper_vhaddw_q_d)\n-TRANS(vhaddw_hu_bu, gen_vvv, gen_helper_vhaddw_hu_bu)\n-TRANS(vhaddw_wu_hu, gen_vvv, gen_helper_vhaddw_wu_hu)\n-TRANS(vhaddw_du_wu, gen_vvv, gen_helper_vhaddw_du_wu)\n-TRANS(vhaddw_qu_du, gen_vvv, gen_helper_vhaddw_qu_du)\n-TRANS(vhsubw_h_b, gen_vvv, gen_helper_vhsubw_h_b)\n-TRANS(vhsubw_w_h, gen_vvv, gen_helper_vhsubw_w_h)\n-TRANS(vhsubw_d_w, gen_vvv, gen_helper_vhsubw_d_w)\n-TRANS(vhsubw_q_d, gen_vvv, gen_helper_vhsubw_q_d)\n-TRANS(vhsubw_hu_bu, gen_vvv, gen_helper_vhsubw_hu_bu)\n-TRANS(vhsubw_wu_hu, gen_vvv, gen_helper_vhsubw_wu_hu)\n-TRANS(vhsubw_du_wu, gen_vvv, gen_helper_vhsubw_du_wu)\n-TRANS(vhsubw_qu_du, gen_vvv, gen_helper_vhsubw_qu_du)\n+TRANS(vsub_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_sub)\n+TRANS(vsub_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_sub)\n+TRANS(vsub_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_sub)\n+TRANS(vsub_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_sub)\n+\n+TRANS(vaddi_bu, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_addi)\n+TRANS(vaddi_hu, ALL, gvec_vv_i, MO_16, tcg_gen_gvec_addi)\n+TRANS(vaddi_wu, ALL, gvec_vv_i, MO_32, tcg_gen_gvec_addi)\n+TRANS(vaddi_du, ALL, gvec_vv_i, MO_64, tcg_gen_gvec_addi)\n+TRANS(vsubi_bu, ALL, gvec_subi, MO_8)\n+TRANS(vsubi_hu, ALL, gvec_subi, MO_16)\n+TRANS(vsubi_wu, ALL, gvec_subi, MO_32)\n+TRANS(vsubi_du, ALL, gvec_subi, MO_64)\n+\n+TRANS(vneg_b, ALL, gvec_vv, MO_8, tcg_gen_gvec_neg)\n+TRANS(vneg_h, ALL, gvec_vv, MO_16, tcg_gen_gvec_neg)\n+TRANS(vneg_w, ALL, gvec_vv, MO_32, tcg_gen_gvec_neg)\n+TRANS(vneg_d, ALL, gvec_vv, MO_64, tcg_gen_gvec_neg)\n+\n+TRANS(vsadd_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_ssadd)\n+TRANS(vsadd_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_ssadd)\n+TRANS(vsadd_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_ssadd)\n+TRANS(vsadd_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_ssadd)\n+TRANS(vsadd_bu, ALL, gvec_vvv, MO_8, tcg_gen_gvec_usadd)\n+TRANS(vsadd_hu, ALL, gvec_vvv, MO_16, tcg_gen_gvec_usadd)\n+TRANS(vsadd_wu, ALL, gvec_vvv, MO_32, tcg_gen_gvec_usadd)\n+TRANS(vsadd_du, ALL, gvec_vvv, MO_64, tcg_gen_gvec_usadd)\n+TRANS(vssub_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_sssub)\n+TRANS(vssub_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_sssub)\n+TRANS(vssub_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_sssub)\n+TRANS(vssub_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_sssub)\n+TRANS(vssub_bu, ALL, gvec_vvv, MO_8, tcg_gen_gvec_ussub)\n+TRANS(vssub_hu, ALL, gvec_vvv, MO_16, tcg_gen_gvec_ussub)\n+TRANS(vssub_wu, ALL, gvec_vvv, MO_32, tcg_gen_gvec_ussub)\n+TRANS(vssub_du, ALL, gvec_vvv, MO_64, tcg_gen_gvec_ussub)\n+\n+TRANS(vhaddw_h_b, ALL, gen_vvv, gen_helper_vhaddw_h_b)\n+TRANS(vhaddw_w_h, ALL, gen_vvv, gen_helper_vhaddw_w_h)\n+TRANS(vhaddw_d_w, ALL, gen_vvv, gen_helper_vhaddw_d_w)\n+TRANS(vhaddw_q_d, ALL, gen_vvv, gen_helper_vhaddw_q_d)\n+TRANS(vhaddw_hu_bu, ALL, gen_vvv, gen_helper_vhaddw_hu_bu)\n+TRANS(vhaddw_wu_hu, ALL, gen_vvv, gen_helper_vhaddw_wu_hu)\n+TRANS(vhaddw_du_wu, ALL, gen_vvv, gen_helper_vhaddw_du_wu)\n+TRANS(vhaddw_qu_du, ALL, gen_vvv, gen_helper_vhaddw_qu_du)\n+TRANS(vhsubw_h_b, ALL, gen_vvv, gen_helper_vhsubw_h_b)\n+TRANS(vhsubw_w_h, ALL, gen_vvv, gen_helper_vhsubw_w_h)\n+TRANS(vhsubw_d_w, ALL, gen_vvv, gen_helper_vhsubw_d_w)\n+TRANS(vhsubw_q_d, ALL, gen_vvv, gen_helper_vhsubw_q_d)\n+TRANS(vhsubw_hu_bu, ALL, gen_vvv, gen_helper_vhsubw_hu_bu)\n+TRANS(vhsubw_wu_hu, ALL, gen_vvv, gen_helper_vhsubw_wu_hu)\n+TRANS(vhsubw_du_wu, ALL, gen_vvv, gen_helper_vhsubw_du_wu)\n+TRANS(vhsubw_qu_du, ALL, gen_vvv, gen_helper_vhsubw_qu_du)\n \n static void gen_vaddwev_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -301,10 +301,10 @@ static void do_vaddwev_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vaddwev_h_b, gvec_vvv, MO_8, do_vaddwev_s)\n-TRANS(vaddwev_w_h, gvec_vvv, MO_16, do_vaddwev_s)\n-TRANS(vaddwev_d_w, gvec_vvv, MO_32, do_vaddwev_s)\n-TRANS(vaddwev_q_d, gvec_vvv, MO_64, do_vaddwev_s)\n+TRANS(vaddwev_h_b, ALL, gvec_vvv, MO_8, do_vaddwev_s)\n+TRANS(vaddwev_w_h, ALL, gvec_vvv, MO_16, do_vaddwev_s)\n+TRANS(vaddwev_d_w, ALL, gvec_vvv, MO_32, do_vaddwev_s)\n+TRANS(vaddwev_q_d, ALL, gvec_vvv, MO_64, do_vaddwev_s)\n \n static void gen_vaddwod_w_h(TCGv_i32 t, TCGv_i32 a, TCGv_i32 b)\n {\n@@ -380,10 +380,10 @@ static void do_vaddwod_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vaddwod_h_b, gvec_vvv, MO_8, do_vaddwod_s)\n-TRANS(vaddwod_w_h, gvec_vvv, MO_16, do_vaddwod_s)\n-TRANS(vaddwod_d_w, gvec_vvv, MO_32, do_vaddwod_s)\n-TRANS(vaddwod_q_d, gvec_vvv, MO_64, do_vaddwod_s)\n+TRANS(vaddwod_h_b, ALL, gvec_vvv, MO_8, do_vaddwod_s)\n+TRANS(vaddwod_w_h, ALL, gvec_vvv, MO_16, do_vaddwod_s)\n+TRANS(vaddwod_d_w, ALL, gvec_vvv, MO_32, do_vaddwod_s)\n+TRANS(vaddwod_q_d, ALL, gvec_vvv, MO_64, do_vaddwod_s)\n \n static void gen_vsubwev_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -463,10 +463,10 @@ static void do_vsubwev_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vsubwev_h_b, gvec_vvv, MO_8, do_vsubwev_s)\n-TRANS(vsubwev_w_h, gvec_vvv, MO_16, do_vsubwev_s)\n-TRANS(vsubwev_d_w, gvec_vvv, MO_32, do_vsubwev_s)\n-TRANS(vsubwev_q_d, gvec_vvv, MO_64, do_vsubwev_s)\n+TRANS(vsubwev_h_b, ALL, gvec_vvv, MO_8, do_vsubwev_s)\n+TRANS(vsubwev_w_h, ALL, gvec_vvv, MO_16, do_vsubwev_s)\n+TRANS(vsubwev_d_w, ALL, gvec_vvv, MO_32, do_vsubwev_s)\n+TRANS(vsubwev_q_d, ALL, gvec_vvv, MO_64, do_vsubwev_s)\n \n static void gen_vsubwod_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -542,10 +542,10 @@ static void do_vsubwod_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vsubwod_h_b, gvec_vvv, MO_8, do_vsubwod_s)\n-TRANS(vsubwod_w_h, gvec_vvv, MO_16, do_vsubwod_s)\n-TRANS(vsubwod_d_w, gvec_vvv, MO_32, do_vsubwod_s)\n-TRANS(vsubwod_q_d, gvec_vvv, MO_64, do_vsubwod_s)\n+TRANS(vsubwod_h_b, ALL, gvec_vvv, MO_8, do_vsubwod_s)\n+TRANS(vsubwod_w_h, ALL, gvec_vvv, MO_16, do_vsubwod_s)\n+TRANS(vsubwod_d_w, ALL, gvec_vvv, MO_32, do_vsubwod_s)\n+TRANS(vsubwod_q_d, ALL, gvec_vvv, MO_64, do_vsubwod_s)\n \n static void gen_vaddwev_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -617,10 +617,10 @@ static void do_vaddwev_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vaddwev_h_bu, gvec_vvv, MO_8, do_vaddwev_u)\n-TRANS(vaddwev_w_hu, gvec_vvv, MO_16, do_vaddwev_u)\n-TRANS(vaddwev_d_wu, gvec_vvv, MO_32, do_vaddwev_u)\n-TRANS(vaddwev_q_du, gvec_vvv, MO_64, do_vaddwev_u)\n+TRANS(vaddwev_h_bu, ALL, gvec_vvv, MO_8, do_vaddwev_u)\n+TRANS(vaddwev_w_hu, ALL, gvec_vvv, MO_16, do_vaddwev_u)\n+TRANS(vaddwev_d_wu, ALL, gvec_vvv, MO_32, do_vaddwev_u)\n+TRANS(vaddwev_q_du, ALL, gvec_vvv, MO_64, do_vaddwev_u)\n \n static void gen_vaddwod_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -696,10 +696,10 @@ static void do_vaddwod_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vaddwod_h_bu, gvec_vvv, MO_8, do_vaddwod_u)\n-TRANS(vaddwod_w_hu, gvec_vvv, MO_16, do_vaddwod_u)\n-TRANS(vaddwod_d_wu, gvec_vvv, MO_32, do_vaddwod_u)\n-TRANS(vaddwod_q_du, gvec_vvv, MO_64, do_vaddwod_u)\n+TRANS(vaddwod_h_bu, ALL, gvec_vvv, MO_8, do_vaddwod_u)\n+TRANS(vaddwod_w_hu, ALL, gvec_vvv, MO_16, do_vaddwod_u)\n+TRANS(vaddwod_d_wu, ALL, gvec_vvv, MO_32, do_vaddwod_u)\n+TRANS(vaddwod_q_du, ALL, gvec_vvv, MO_64, do_vaddwod_u)\n \n static void gen_vsubwev_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -771,10 +771,10 @@ static void do_vsubwev_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vsubwev_h_bu, gvec_vvv, MO_8, do_vsubwev_u)\n-TRANS(vsubwev_w_hu, gvec_vvv, MO_16, do_vsubwev_u)\n-TRANS(vsubwev_d_wu, gvec_vvv, MO_32, do_vsubwev_u)\n-TRANS(vsubwev_q_du, gvec_vvv, MO_64, do_vsubwev_u)\n+TRANS(vsubwev_h_bu, ALL, gvec_vvv, MO_8, do_vsubwev_u)\n+TRANS(vsubwev_w_hu, ALL, gvec_vvv, MO_16, do_vsubwev_u)\n+TRANS(vsubwev_d_wu, ALL, gvec_vvv, MO_32, do_vsubwev_u)\n+TRANS(vsubwev_q_du, ALL, gvec_vvv, MO_64, do_vsubwev_u)\n \n static void gen_vsubwod_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -850,10 +850,10 @@ static void do_vsubwod_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vsubwod_h_bu, gvec_vvv, MO_8, do_vsubwod_u)\n-TRANS(vsubwod_w_hu, gvec_vvv, MO_16, do_vsubwod_u)\n-TRANS(vsubwod_d_wu, gvec_vvv, MO_32, do_vsubwod_u)\n-TRANS(vsubwod_q_du, gvec_vvv, MO_64, do_vsubwod_u)\n+TRANS(vsubwod_h_bu, ALL, gvec_vvv, MO_8, do_vsubwod_u)\n+TRANS(vsubwod_w_hu, ALL, gvec_vvv, MO_16, do_vsubwod_u)\n+TRANS(vsubwod_d_wu, ALL, gvec_vvv, MO_32, do_vsubwod_u)\n+TRANS(vsubwod_q_du, ALL, gvec_vvv, MO_64, do_vsubwod_u)\n \n static void gen_vaddwev_u_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -933,10 +933,10 @@ static void do_vaddwev_u_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vaddwev_h_bu_b, gvec_vvv, MO_8, do_vaddwev_u_s)\n-TRANS(vaddwev_w_hu_h, gvec_vvv, MO_16, do_vaddwev_u_s)\n-TRANS(vaddwev_d_wu_w, gvec_vvv, MO_32, do_vaddwev_u_s)\n-TRANS(vaddwev_q_du_d, gvec_vvv, MO_64, do_vaddwev_u_s)\n+TRANS(vaddwev_h_bu_b, ALL, gvec_vvv, MO_8, do_vaddwev_u_s)\n+TRANS(vaddwev_w_hu_h, ALL, gvec_vvv, MO_16, do_vaddwev_u_s)\n+TRANS(vaddwev_d_wu_w, ALL, gvec_vvv, MO_32, do_vaddwev_u_s)\n+TRANS(vaddwev_q_du_d, ALL, gvec_vvv, MO_64, do_vaddwev_u_s)\n \n static void gen_vaddwod_u_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -1013,10 +1013,10 @@ static void do_vaddwod_u_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vaddwod_h_bu_b, gvec_vvv, MO_8, do_vaddwod_u_s)\n-TRANS(vaddwod_w_hu_h, gvec_vvv, MO_16, do_vaddwod_u_s)\n-TRANS(vaddwod_d_wu_w, gvec_vvv, MO_32, do_vaddwod_u_s)\n-TRANS(vaddwod_q_du_d, gvec_vvv, MO_64, do_vaddwod_u_s)\n+TRANS(vaddwod_h_bu_b, ALL, gvec_vvv, MO_8, do_vaddwod_u_s)\n+TRANS(vaddwod_w_hu_h, ALL, gvec_vvv, MO_16, do_vaddwod_u_s)\n+TRANS(vaddwod_d_wu_w, ALL, gvec_vvv, MO_32, do_vaddwod_u_s)\n+TRANS(vaddwod_q_du_d, ALL, gvec_vvv, MO_64, do_vaddwod_u_s)\n \n static void do_vavg(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b,\n void (*gen_shr_vec)(unsigned, TCGv_vec,\n@@ -1125,14 +1125,14 @@ static void do_vavg_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vavg_b, gvec_vvv, MO_8, do_vavg_s)\n-TRANS(vavg_h, gvec_vvv, MO_16, do_vavg_s)\n-TRANS(vavg_w, gvec_vvv, MO_32, do_vavg_s)\n-TRANS(vavg_d, gvec_vvv, MO_64, do_vavg_s)\n-TRANS(vavg_bu, gvec_vvv, MO_8, do_vavg_u)\n-TRANS(vavg_hu, gvec_vvv, MO_16, do_vavg_u)\n-TRANS(vavg_wu, gvec_vvv, MO_32, do_vavg_u)\n-TRANS(vavg_du, gvec_vvv, MO_64, do_vavg_u)\n+TRANS(vavg_b, ALL, gvec_vvv, MO_8, do_vavg_s)\n+TRANS(vavg_h, ALL, gvec_vvv, MO_16, do_vavg_s)\n+TRANS(vavg_w, ALL, gvec_vvv, MO_32, do_vavg_s)\n+TRANS(vavg_d, ALL, gvec_vvv, MO_64, do_vavg_s)\n+TRANS(vavg_bu, ALL, gvec_vvv, MO_8, do_vavg_u)\n+TRANS(vavg_hu, ALL, gvec_vvv, MO_16, do_vavg_u)\n+TRANS(vavg_wu, ALL, gvec_vvv, MO_32, do_vavg_u)\n+TRANS(vavg_du, ALL, gvec_vvv, MO_64, do_vavg_u)\n \n static void do_vavgr_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n uint32_t vk_ofs, uint32_t oprsz, uint32_t maxsz)\n@@ -1206,14 +1206,14 @@ static void do_vavgr_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vavgr_b, gvec_vvv, MO_8, do_vavgr_s)\n-TRANS(vavgr_h, gvec_vvv, MO_16, do_vavgr_s)\n-TRANS(vavgr_w, gvec_vvv, MO_32, do_vavgr_s)\n-TRANS(vavgr_d, gvec_vvv, MO_64, do_vavgr_s)\n-TRANS(vavgr_bu, gvec_vvv, MO_8, do_vavgr_u)\n-TRANS(vavgr_hu, gvec_vvv, MO_16, do_vavgr_u)\n-TRANS(vavgr_wu, gvec_vvv, MO_32, do_vavgr_u)\n-TRANS(vavgr_du, gvec_vvv, MO_64, do_vavgr_u)\n+TRANS(vavgr_b, ALL, gvec_vvv, MO_8, do_vavgr_s)\n+TRANS(vavgr_h, ALL, gvec_vvv, MO_16, do_vavgr_s)\n+TRANS(vavgr_w, ALL, gvec_vvv, MO_32, do_vavgr_s)\n+TRANS(vavgr_d, ALL, gvec_vvv, MO_64, do_vavgr_s)\n+TRANS(vavgr_bu, ALL, gvec_vvv, MO_8, do_vavgr_u)\n+TRANS(vavgr_hu, ALL, gvec_vvv, MO_16, do_vavgr_u)\n+TRANS(vavgr_wu, ALL, gvec_vvv, MO_32, do_vavgr_u)\n+TRANS(vavgr_du, ALL, gvec_vvv, MO_64, do_vavgr_u)\n \n static void gen_vabsd_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -1301,14 +1301,14 @@ static void do_vabsd_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vabsd_b, gvec_vvv, MO_8, do_vabsd_s)\n-TRANS(vabsd_h, gvec_vvv, MO_16, do_vabsd_s)\n-TRANS(vabsd_w, gvec_vvv, MO_32, do_vabsd_s)\n-TRANS(vabsd_d, gvec_vvv, MO_64, do_vabsd_s)\n-TRANS(vabsd_bu, gvec_vvv, MO_8, do_vabsd_u)\n-TRANS(vabsd_hu, gvec_vvv, MO_16, do_vabsd_u)\n-TRANS(vabsd_wu, gvec_vvv, MO_32, do_vabsd_u)\n-TRANS(vabsd_du, gvec_vvv, MO_64, do_vabsd_u)\n+TRANS(vabsd_b, ALL, gvec_vvv, MO_8, do_vabsd_s)\n+TRANS(vabsd_h, ALL, gvec_vvv, MO_16, do_vabsd_s)\n+TRANS(vabsd_w, ALL, gvec_vvv, MO_32, do_vabsd_s)\n+TRANS(vabsd_d, ALL, gvec_vvv, MO_64, do_vabsd_s)\n+TRANS(vabsd_bu, ALL, gvec_vvv, MO_8, do_vabsd_u)\n+TRANS(vabsd_hu, ALL, gvec_vvv, MO_16, do_vabsd_u)\n+TRANS(vabsd_wu, ALL, gvec_vvv, MO_32, do_vabsd_u)\n+TRANS(vabsd_du, ALL, gvec_vvv, MO_64, do_vabsd_u)\n \n static void gen_vadda(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -1358,28 +1358,28 @@ static void do_vadda(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vadda_b, gvec_vvv, MO_8, do_vadda)\n-TRANS(vadda_h, gvec_vvv, MO_16, do_vadda)\n-TRANS(vadda_w, gvec_vvv, MO_32, do_vadda)\n-TRANS(vadda_d, gvec_vvv, MO_64, do_vadda)\n-\n-TRANS(vmax_b, gvec_vvv, MO_8, tcg_gen_gvec_smax)\n-TRANS(vmax_h, gvec_vvv, MO_16, tcg_gen_gvec_smax)\n-TRANS(vmax_w, gvec_vvv, MO_32, tcg_gen_gvec_smax)\n-TRANS(vmax_d, gvec_vvv, MO_64, tcg_gen_gvec_smax)\n-TRANS(vmax_bu, gvec_vvv, MO_8, tcg_gen_gvec_umax)\n-TRANS(vmax_hu, gvec_vvv, MO_16, tcg_gen_gvec_umax)\n-TRANS(vmax_wu, gvec_vvv, MO_32, tcg_gen_gvec_umax)\n-TRANS(vmax_du, gvec_vvv, MO_64, tcg_gen_gvec_umax)\n-\n-TRANS(vmin_b, gvec_vvv, MO_8, tcg_gen_gvec_smin)\n-TRANS(vmin_h, gvec_vvv, MO_16, tcg_gen_gvec_smin)\n-TRANS(vmin_w, gvec_vvv, MO_32, tcg_gen_gvec_smin)\n-TRANS(vmin_d, gvec_vvv, MO_64, tcg_gen_gvec_smin)\n-TRANS(vmin_bu, gvec_vvv, MO_8, tcg_gen_gvec_umin)\n-TRANS(vmin_hu, gvec_vvv, MO_16, tcg_gen_gvec_umin)\n-TRANS(vmin_wu, gvec_vvv, MO_32, tcg_gen_gvec_umin)\n-TRANS(vmin_du, gvec_vvv, MO_64, tcg_gen_gvec_umin)\n+TRANS(vadda_b, ALL, gvec_vvv, MO_8, do_vadda)\n+TRANS(vadda_h, ALL, gvec_vvv, MO_16, do_vadda)\n+TRANS(vadda_w, ALL, gvec_vvv, MO_32, do_vadda)\n+TRANS(vadda_d, ALL, gvec_vvv, MO_64, do_vadda)\n+\n+TRANS(vmax_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_smax)\n+TRANS(vmax_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_smax)\n+TRANS(vmax_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_smax)\n+TRANS(vmax_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_smax)\n+TRANS(vmax_bu, ALL, gvec_vvv, MO_8, tcg_gen_gvec_umax)\n+TRANS(vmax_hu, ALL, gvec_vvv, MO_16, tcg_gen_gvec_umax)\n+TRANS(vmax_wu, ALL, gvec_vvv, MO_32, tcg_gen_gvec_umax)\n+TRANS(vmax_du, ALL, gvec_vvv, MO_64, tcg_gen_gvec_umax)\n+\n+TRANS(vmin_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_smin)\n+TRANS(vmin_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_smin)\n+TRANS(vmin_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_smin)\n+TRANS(vmin_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_smin)\n+TRANS(vmin_bu, ALL, gvec_vvv, MO_8, tcg_gen_gvec_umin)\n+TRANS(vmin_hu, ALL, gvec_vvv, MO_16, tcg_gen_gvec_umin)\n+TRANS(vmin_wu, ALL, gvec_vvv, MO_32, tcg_gen_gvec_umin)\n+TRANS(vmin_du, ALL, gvec_vvv, MO_64, tcg_gen_gvec_umin)\n \n static void gen_vmini_s(unsigned vece, TCGv_vec t, TCGv_vec a, int64_t imm)\n {\n@@ -1473,14 +1473,14 @@ static void do_vmini_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_2i(vd_ofs, vj_ofs, oprsz, maxsz, imm, &op[vece]);\n }\n \n-TRANS(vmini_b, gvec_vv_i, MO_8, do_vmini_s)\n-TRANS(vmini_h, gvec_vv_i, MO_16, do_vmini_s)\n-TRANS(vmini_w, gvec_vv_i, MO_32, do_vmini_s)\n-TRANS(vmini_d, gvec_vv_i, MO_64, do_vmini_s)\n-TRANS(vmini_bu, gvec_vv_i, MO_8, do_vmini_u)\n-TRANS(vmini_hu, gvec_vv_i, MO_16, do_vmini_u)\n-TRANS(vmini_wu, gvec_vv_i, MO_32, do_vmini_u)\n-TRANS(vmini_du, gvec_vv_i, MO_64, do_vmini_u)\n+TRANS(vmini_b, ALL, gvec_vv_i, MO_8, do_vmini_s)\n+TRANS(vmini_h, ALL, gvec_vv_i, MO_16, do_vmini_s)\n+TRANS(vmini_w, ALL, gvec_vv_i, MO_32, do_vmini_s)\n+TRANS(vmini_d, ALL, gvec_vv_i, MO_64, do_vmini_s)\n+TRANS(vmini_bu, ALL, gvec_vv_i, MO_8, do_vmini_u)\n+TRANS(vmini_hu, ALL, gvec_vv_i, MO_16, do_vmini_u)\n+TRANS(vmini_wu, ALL, gvec_vv_i, MO_32, do_vmini_u)\n+TRANS(vmini_du, ALL, gvec_vv_i, MO_64, do_vmini_u)\n \n static void do_vmaxi_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n int64_t imm, uint32_t oprsz, uint32_t maxsz)\n@@ -1554,19 +1554,19 @@ static void do_vmaxi_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_2i(vd_ofs, vj_ofs, oprsz, maxsz, imm, &op[vece]);\n }\n \n-TRANS(vmaxi_b, gvec_vv_i, MO_8, do_vmaxi_s)\n-TRANS(vmaxi_h, gvec_vv_i, MO_16, do_vmaxi_s)\n-TRANS(vmaxi_w, gvec_vv_i, MO_32, do_vmaxi_s)\n-TRANS(vmaxi_d, gvec_vv_i, MO_64, do_vmaxi_s)\n-TRANS(vmaxi_bu, gvec_vv_i, MO_8, do_vmaxi_u)\n-TRANS(vmaxi_hu, gvec_vv_i, MO_16, do_vmaxi_u)\n-TRANS(vmaxi_wu, gvec_vv_i, MO_32, do_vmaxi_u)\n-TRANS(vmaxi_du, gvec_vv_i, MO_64, do_vmaxi_u)\n+TRANS(vmaxi_b, ALL, gvec_vv_i, MO_8, do_vmaxi_s)\n+TRANS(vmaxi_h, ALL, gvec_vv_i, MO_16, do_vmaxi_s)\n+TRANS(vmaxi_w, ALL, gvec_vv_i, MO_32, do_vmaxi_s)\n+TRANS(vmaxi_d, ALL, gvec_vv_i, MO_64, do_vmaxi_s)\n+TRANS(vmaxi_bu, ALL, gvec_vv_i, MO_8, do_vmaxi_u)\n+TRANS(vmaxi_hu, ALL, gvec_vv_i, MO_16, do_vmaxi_u)\n+TRANS(vmaxi_wu, ALL, gvec_vv_i, MO_32, do_vmaxi_u)\n+TRANS(vmaxi_du, ALL, gvec_vv_i, MO_64, do_vmaxi_u)\n \n-TRANS(vmul_b, gvec_vvv, MO_8, tcg_gen_gvec_mul)\n-TRANS(vmul_h, gvec_vvv, MO_16, tcg_gen_gvec_mul)\n-TRANS(vmul_w, gvec_vvv, MO_32, tcg_gen_gvec_mul)\n-TRANS(vmul_d, gvec_vvv, MO_64, tcg_gen_gvec_mul)\n+TRANS(vmul_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_mul)\n+TRANS(vmul_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_mul)\n+TRANS(vmul_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_mul)\n+TRANS(vmul_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_mul)\n \n static void gen_vmuh_w(TCGv_i32 t, TCGv_i32 a, TCGv_i32 b)\n {\n@@ -1607,10 +1607,10 @@ static void do_vmuh_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmuh_b, gvec_vvv, MO_8, do_vmuh_s)\n-TRANS(vmuh_h, gvec_vvv, MO_16, do_vmuh_s)\n-TRANS(vmuh_w, gvec_vvv, MO_32, do_vmuh_s)\n-TRANS(vmuh_d, gvec_vvv, MO_64, do_vmuh_s)\n+TRANS(vmuh_b, ALL, gvec_vvv, MO_8, do_vmuh_s)\n+TRANS(vmuh_h, ALL, gvec_vvv, MO_16, do_vmuh_s)\n+TRANS(vmuh_w, ALL, gvec_vvv, MO_32, do_vmuh_s)\n+TRANS(vmuh_d, ALL, gvec_vvv, MO_64, do_vmuh_s)\n \n static void gen_vmuh_wu(TCGv_i32 t, TCGv_i32 a, TCGv_i32 b)\n {\n@@ -1651,10 +1651,10 @@ static void do_vmuh_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmuh_bu, gvec_vvv, MO_8, do_vmuh_u)\n-TRANS(vmuh_hu, gvec_vvv, MO_16, do_vmuh_u)\n-TRANS(vmuh_wu, gvec_vvv, MO_32, do_vmuh_u)\n-TRANS(vmuh_du, gvec_vvv, MO_64, do_vmuh_u)\n+TRANS(vmuh_bu, ALL, gvec_vvv, MO_8, do_vmuh_u)\n+TRANS(vmuh_hu, ALL, gvec_vvv, MO_16, do_vmuh_u)\n+TRANS(vmuh_wu, ALL, gvec_vvv, MO_32, do_vmuh_u)\n+TRANS(vmuh_du, ALL, gvec_vvv, MO_64, do_vmuh_u)\n \n static void gen_vmulwev_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -1724,9 +1724,9 @@ static void do_vmulwev_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmulwev_h_b, gvec_vvv, MO_8, do_vmulwev_s)\n-TRANS(vmulwev_w_h, gvec_vvv, MO_16, do_vmulwev_s)\n-TRANS(vmulwev_d_w, gvec_vvv, MO_32, do_vmulwev_s)\n+TRANS(vmulwev_h_b, ALL, gvec_vvv, MO_8, do_vmulwev_s)\n+TRANS(vmulwev_w_h, ALL, gvec_vvv, MO_16, do_vmulwev_s)\n+TRANS(vmulwev_d_w, ALL, gvec_vvv, MO_32, do_vmulwev_s)\n \n static void tcg_gen_mulus2_i64(TCGv_i64 rl, TCGv_i64 rh,\n TCGv_i64 arg1, TCGv_i64 arg2)\n@@ -1828,9 +1828,9 @@ static void do_vmulwod_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmulwod_h_b, gvec_vvv, MO_8, do_vmulwod_s)\n-TRANS(vmulwod_w_h, gvec_vvv, MO_16, do_vmulwod_s)\n-TRANS(vmulwod_d_w, gvec_vvv, MO_32, do_vmulwod_s)\n+TRANS(vmulwod_h_b, ALL, gvec_vvv, MO_8, do_vmulwod_s)\n+TRANS(vmulwod_w_h, ALL, gvec_vvv, MO_16, do_vmulwod_s)\n+TRANS(vmulwod_d_w, ALL, gvec_vvv, MO_32, do_vmulwod_s)\n \n static void gen_vmulwev_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -1898,9 +1898,9 @@ static void do_vmulwev_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmulwev_h_bu, gvec_vvv, MO_8, do_vmulwev_u)\n-TRANS(vmulwev_w_hu, gvec_vvv, MO_16, do_vmulwev_u)\n-TRANS(vmulwev_d_wu, gvec_vvv, MO_32, do_vmulwev_u)\n+TRANS(vmulwev_h_bu, ALL, gvec_vvv, MO_8, do_vmulwev_u)\n+TRANS(vmulwev_w_hu, ALL, gvec_vvv, MO_16, do_vmulwev_u)\n+TRANS(vmulwev_d_wu, ALL, gvec_vvv, MO_32, do_vmulwev_u)\n \n static void gen_vmulwod_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -1968,9 +1968,9 @@ static void do_vmulwod_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmulwod_h_bu, gvec_vvv, MO_8, do_vmulwod_u)\n-TRANS(vmulwod_w_hu, gvec_vvv, MO_16, do_vmulwod_u)\n-TRANS(vmulwod_d_wu, gvec_vvv, MO_32, do_vmulwod_u)\n+TRANS(vmulwod_h_bu, ALL, gvec_vvv, MO_8, do_vmulwod_u)\n+TRANS(vmulwod_w_hu, ALL, gvec_vvv, MO_16, do_vmulwod_u)\n+TRANS(vmulwod_d_wu, ALL, gvec_vvv, MO_32, do_vmulwod_u)\n \n static void gen_vmulwev_u_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2040,9 +2040,9 @@ static void do_vmulwev_u_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmulwev_h_bu_b, gvec_vvv, MO_8, do_vmulwev_u_s)\n-TRANS(vmulwev_w_hu_h, gvec_vvv, MO_16, do_vmulwev_u_s)\n-TRANS(vmulwev_d_wu_w, gvec_vvv, MO_32, do_vmulwev_u_s)\n+TRANS(vmulwev_h_bu_b, ALL, gvec_vvv, MO_8, do_vmulwev_u_s)\n+TRANS(vmulwev_w_hu_h, ALL, gvec_vvv, MO_16, do_vmulwev_u_s)\n+TRANS(vmulwev_d_wu_w, ALL, gvec_vvv, MO_32, do_vmulwev_u_s)\n \n static void gen_vmulwod_u_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2109,9 +2109,9 @@ static void do_vmulwod_u_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmulwod_h_bu_b, gvec_vvv, MO_8, do_vmulwod_u_s)\n-TRANS(vmulwod_w_hu_h, gvec_vvv, MO_16, do_vmulwod_u_s)\n-TRANS(vmulwod_d_wu_w, gvec_vvv, MO_32, do_vmulwod_u_s)\n+TRANS(vmulwod_h_bu_b, ALL, gvec_vvv, MO_8, do_vmulwod_u_s)\n+TRANS(vmulwod_w_hu_h, ALL, gvec_vvv, MO_16, do_vmulwod_u_s)\n+TRANS(vmulwod_d_wu_w, ALL, gvec_vvv, MO_32, do_vmulwod_u_s)\n \n static void gen_vmadd(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2182,10 +2182,10 @@ static void do_vmadd(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmadd_b, gvec_vvv, MO_8, do_vmadd)\n-TRANS(vmadd_h, gvec_vvv, MO_16, do_vmadd)\n-TRANS(vmadd_w, gvec_vvv, MO_32, do_vmadd)\n-TRANS(vmadd_d, gvec_vvv, MO_64, do_vmadd)\n+TRANS(vmadd_b, ALL, gvec_vvv, MO_8, do_vmadd)\n+TRANS(vmadd_h, ALL, gvec_vvv, MO_16, do_vmadd)\n+TRANS(vmadd_w, ALL, gvec_vvv, MO_32, do_vmadd)\n+TRANS(vmadd_d, ALL, gvec_vvv, MO_64, do_vmadd)\n \n static void gen_vmsub(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2256,10 +2256,10 @@ static void do_vmsub(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmsub_b, gvec_vvv, MO_8, do_vmsub)\n-TRANS(vmsub_h, gvec_vvv, MO_16, do_vmsub)\n-TRANS(vmsub_w, gvec_vvv, MO_32, do_vmsub)\n-TRANS(vmsub_d, gvec_vvv, MO_64, do_vmsub)\n+TRANS(vmsub_b, ALL, gvec_vvv, MO_8, do_vmsub)\n+TRANS(vmsub_h, ALL, gvec_vvv, MO_16, do_vmsub)\n+TRANS(vmsub_w, ALL, gvec_vvv, MO_32, do_vmsub)\n+TRANS(vmsub_d, ALL, gvec_vvv, MO_64, do_vmsub)\n \n static void gen_vmaddwev_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2331,9 +2331,9 @@ static void do_vmaddwev_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmaddwev_h_b, gvec_vvv, MO_8, do_vmaddwev_s)\n-TRANS(vmaddwev_w_h, gvec_vvv, MO_16, do_vmaddwev_s)\n-TRANS(vmaddwev_d_w, gvec_vvv, MO_32, do_vmaddwev_s)\n+TRANS(vmaddwev_h_b, ALL, gvec_vvv, MO_8, do_vmaddwev_s)\n+TRANS(vmaddwev_w_h, ALL, gvec_vvv, MO_16, do_vmaddwev_s)\n+TRANS(vmaddwev_d_w, ALL, gvec_vvv, MO_32, do_vmaddwev_s)\n \n #define VMADD_Q(NAME, FN, idx1, idx2) \\\n static bool trans_## NAME (DisasContext *ctx, arg_vvv *a) \\\n@@ -2435,9 +2435,9 @@ static void do_vmaddwod_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmaddwod_h_b, gvec_vvv, MO_8, do_vmaddwod_s)\n-TRANS(vmaddwod_w_h, gvec_vvv, MO_16, do_vmaddwod_s)\n-TRANS(vmaddwod_d_w, gvec_vvv, MO_32, do_vmaddwod_s)\n+TRANS(vmaddwod_h_b, ALL, gvec_vvv, MO_8, do_vmaddwod_s)\n+TRANS(vmaddwod_w_h, ALL, gvec_vvv, MO_16, do_vmaddwod_s)\n+TRANS(vmaddwod_d_w, ALL, gvec_vvv, MO_32, do_vmaddwod_s)\n \n static void gen_vmaddwev_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2505,9 +2505,9 @@ static void do_vmaddwev_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmaddwev_h_bu, gvec_vvv, MO_8, do_vmaddwev_u)\n-TRANS(vmaddwev_w_hu, gvec_vvv, MO_16, do_vmaddwev_u)\n-TRANS(vmaddwev_d_wu, gvec_vvv, MO_32, do_vmaddwev_u)\n+TRANS(vmaddwev_h_bu, ALL, gvec_vvv, MO_8, do_vmaddwev_u)\n+TRANS(vmaddwev_w_hu, ALL, gvec_vvv, MO_16, do_vmaddwev_u)\n+TRANS(vmaddwev_d_wu, ALL, gvec_vvv, MO_32, do_vmaddwev_u)\n \n static void gen_vmaddwod_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2576,9 +2576,9 @@ static void do_vmaddwod_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmaddwod_h_bu, gvec_vvv, MO_8, do_vmaddwod_u)\n-TRANS(vmaddwod_w_hu, gvec_vvv, MO_16, do_vmaddwod_u)\n-TRANS(vmaddwod_d_wu, gvec_vvv, MO_32, do_vmaddwod_u)\n+TRANS(vmaddwod_h_bu, ALL, gvec_vvv, MO_8, do_vmaddwod_u)\n+TRANS(vmaddwod_w_hu, ALL, gvec_vvv, MO_16, do_vmaddwod_u)\n+TRANS(vmaddwod_d_wu, ALL, gvec_vvv, MO_32, do_vmaddwod_u)\n \n static void gen_vmaddwev_u_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2649,9 +2649,9 @@ static void do_vmaddwev_u_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmaddwev_h_bu_b, gvec_vvv, MO_8, do_vmaddwev_u_s)\n-TRANS(vmaddwev_w_hu_h, gvec_vvv, MO_16, do_vmaddwev_u_s)\n-TRANS(vmaddwev_d_wu_w, gvec_vvv, MO_32, do_vmaddwev_u_s)\n+TRANS(vmaddwev_h_bu_b, ALL, gvec_vvv, MO_8, do_vmaddwev_u_s)\n+TRANS(vmaddwev_w_hu_h, ALL, gvec_vvv, MO_16, do_vmaddwev_u_s)\n+TRANS(vmaddwev_d_wu_w, ALL, gvec_vvv, MO_32, do_vmaddwev_u_s)\n \n static void gen_vmaddwod_u_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2721,26 +2721,26 @@ static void do_vmaddwod_u_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vmaddwod_h_bu_b, gvec_vvv, MO_8, do_vmaddwod_u_s)\n-TRANS(vmaddwod_w_hu_h, gvec_vvv, MO_16, do_vmaddwod_u_s)\n-TRANS(vmaddwod_d_wu_w, gvec_vvv, MO_32, do_vmaddwod_u_s)\n-\n-TRANS(vdiv_b, gen_vvv, gen_helper_vdiv_b)\n-TRANS(vdiv_h, gen_vvv, gen_helper_vdiv_h)\n-TRANS(vdiv_w, gen_vvv, gen_helper_vdiv_w)\n-TRANS(vdiv_d, gen_vvv, gen_helper_vdiv_d)\n-TRANS(vdiv_bu, gen_vvv, gen_helper_vdiv_bu)\n-TRANS(vdiv_hu, gen_vvv, gen_helper_vdiv_hu)\n-TRANS(vdiv_wu, gen_vvv, gen_helper_vdiv_wu)\n-TRANS(vdiv_du, gen_vvv, gen_helper_vdiv_du)\n-TRANS(vmod_b, gen_vvv, gen_helper_vmod_b)\n-TRANS(vmod_h, gen_vvv, gen_helper_vmod_h)\n-TRANS(vmod_w, gen_vvv, gen_helper_vmod_w)\n-TRANS(vmod_d, gen_vvv, gen_helper_vmod_d)\n-TRANS(vmod_bu, gen_vvv, gen_helper_vmod_bu)\n-TRANS(vmod_hu, gen_vvv, gen_helper_vmod_hu)\n-TRANS(vmod_wu, gen_vvv, gen_helper_vmod_wu)\n-TRANS(vmod_du, gen_vvv, gen_helper_vmod_du)\n+TRANS(vmaddwod_h_bu_b, ALL, gvec_vvv, MO_8, do_vmaddwod_u_s)\n+TRANS(vmaddwod_w_hu_h, ALL, gvec_vvv, MO_16, do_vmaddwod_u_s)\n+TRANS(vmaddwod_d_wu_w, ALL, gvec_vvv, MO_32, do_vmaddwod_u_s)\n+\n+TRANS(vdiv_b, ALL, gen_vvv, gen_helper_vdiv_b)\n+TRANS(vdiv_h, ALL, gen_vvv, gen_helper_vdiv_h)\n+TRANS(vdiv_w, ALL, gen_vvv, gen_helper_vdiv_w)\n+TRANS(vdiv_d, ALL, gen_vvv, gen_helper_vdiv_d)\n+TRANS(vdiv_bu, ALL, gen_vvv, gen_helper_vdiv_bu)\n+TRANS(vdiv_hu, ALL, gen_vvv, gen_helper_vdiv_hu)\n+TRANS(vdiv_wu, ALL, gen_vvv, gen_helper_vdiv_wu)\n+TRANS(vdiv_du, ALL, gen_vvv, gen_helper_vdiv_du)\n+TRANS(vmod_b, ALL, gen_vvv, gen_helper_vmod_b)\n+TRANS(vmod_h, ALL, gen_vvv, gen_helper_vmod_h)\n+TRANS(vmod_w, ALL, gen_vvv, gen_helper_vmod_w)\n+TRANS(vmod_d, ALL, gen_vvv, gen_helper_vmod_d)\n+TRANS(vmod_bu, ALL, gen_vvv, gen_helper_vmod_bu)\n+TRANS(vmod_hu, ALL, gen_vvv, gen_helper_vmod_hu)\n+TRANS(vmod_wu, ALL, gen_vvv, gen_helper_vmod_wu)\n+TRANS(vmod_du, ALL, gen_vvv, gen_helper_vmod_du)\n \n static void gen_vsat_s(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec max)\n {\n@@ -2789,10 +2789,10 @@ static void do_vsat_s(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_constant_i64((1ll<< imm) -1), &op[vece]);\n }\n \n-TRANS(vsat_b, gvec_vv_i, MO_8, do_vsat_s)\n-TRANS(vsat_h, gvec_vv_i, MO_16, do_vsat_s)\n-TRANS(vsat_w, gvec_vv_i, MO_32, do_vsat_s)\n-TRANS(vsat_d, gvec_vv_i, MO_64, do_vsat_s)\n+TRANS(vsat_b, ALL, gvec_vv_i, MO_8, do_vsat_s)\n+TRANS(vsat_h, ALL, gvec_vv_i, MO_16, do_vsat_s)\n+TRANS(vsat_w, ALL, gvec_vv_i, MO_32, do_vsat_s)\n+TRANS(vsat_d, ALL, gvec_vv_i, MO_64, do_vsat_s)\n \n static void gen_vsat_u(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec max)\n {\n@@ -2838,19 +2838,19 @@ static void do_vsat_u(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_constant_i64(max), &op[vece]);\n }\n \n-TRANS(vsat_bu, gvec_vv_i, MO_8, do_vsat_u)\n-TRANS(vsat_hu, gvec_vv_i, MO_16, do_vsat_u)\n-TRANS(vsat_wu, gvec_vv_i, MO_32, do_vsat_u)\n-TRANS(vsat_du, gvec_vv_i, MO_64, do_vsat_u)\n+TRANS(vsat_bu, ALL, gvec_vv_i, MO_8, do_vsat_u)\n+TRANS(vsat_hu, ALL, gvec_vv_i, MO_16, do_vsat_u)\n+TRANS(vsat_wu, ALL, gvec_vv_i, MO_32, do_vsat_u)\n+TRANS(vsat_du, ALL, gvec_vv_i, MO_64, do_vsat_u)\n \n-TRANS(vexth_h_b, gen_vv, gen_helper_vexth_h_b)\n-TRANS(vexth_w_h, gen_vv, gen_helper_vexth_w_h)\n-TRANS(vexth_d_w, gen_vv, gen_helper_vexth_d_w)\n-TRANS(vexth_q_d, gen_vv, gen_helper_vexth_q_d)\n-TRANS(vexth_hu_bu, gen_vv, gen_helper_vexth_hu_bu)\n-TRANS(vexth_wu_hu, gen_vv, gen_helper_vexth_wu_hu)\n-TRANS(vexth_du_wu, gen_vv, gen_helper_vexth_du_wu)\n-TRANS(vexth_qu_du, gen_vv, gen_helper_vexth_qu_du)\n+TRANS(vexth_h_b, ALL, gen_vv, gen_helper_vexth_h_b)\n+TRANS(vexth_w_h, ALL, gen_vv, gen_helper_vexth_w_h)\n+TRANS(vexth_d_w, ALL, gen_vv, gen_helper_vexth_d_w)\n+TRANS(vexth_q_d, ALL, gen_vv, gen_helper_vexth_q_d)\n+TRANS(vexth_hu_bu, ALL, gen_vv, gen_helper_vexth_hu_bu)\n+TRANS(vexth_wu_hu, ALL, gen_vv, gen_helper_vexth_wu_hu)\n+TRANS(vexth_du_wu, ALL, gen_vv, gen_helper_vexth_du_wu)\n+TRANS(vexth_qu_du, ALL, gen_vv, gen_helper_vexth_qu_du)\n \n static void gen_vsigncov(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b)\n {\n@@ -2900,17 +2900,17 @@ static void do_vsigncov(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vsigncov_b, gvec_vvv, MO_8, do_vsigncov)\n-TRANS(vsigncov_h, gvec_vvv, MO_16, do_vsigncov)\n-TRANS(vsigncov_w, gvec_vvv, MO_32, do_vsigncov)\n-TRANS(vsigncov_d, gvec_vvv, MO_64, do_vsigncov)\n+TRANS(vsigncov_b, ALL, gvec_vvv, MO_8, do_vsigncov)\n+TRANS(vsigncov_h, ALL, gvec_vvv, MO_16, do_vsigncov)\n+TRANS(vsigncov_w, ALL, gvec_vvv, MO_32, do_vsigncov)\n+TRANS(vsigncov_d, ALL, gvec_vvv, MO_64, do_vsigncov)\n \n-TRANS(vmskltz_b, gen_vv, gen_helper_vmskltz_b)\n-TRANS(vmskltz_h, gen_vv, gen_helper_vmskltz_h)\n-TRANS(vmskltz_w, gen_vv, gen_helper_vmskltz_w)\n-TRANS(vmskltz_d, gen_vv, gen_helper_vmskltz_d)\n-TRANS(vmskgez_b, gen_vv, gen_helper_vmskgez_b)\n-TRANS(vmsknz_b, gen_vv, gen_helper_vmsknz_b)\n+TRANS(vmskltz_b, ALL, gen_vv, gen_helper_vmskltz_b)\n+TRANS(vmskltz_h, ALL, gen_vv, gen_helper_vmskltz_h)\n+TRANS(vmskltz_w, ALL, gen_vv, gen_helper_vmskltz_w)\n+TRANS(vmskltz_d, ALL, gen_vv, gen_helper_vmskltz_d)\n+TRANS(vmskgez_b, ALL, gen_vv, gen_helper_vmskgez_b)\n+TRANS(vmsknz_b, ALL, gen_vv, gen_helper_vmsknz_b)\n \n #define EXPAND_BYTE(bit) ((uint64_t)(bit ? 0xff : 0))\n \n@@ -3049,10 +3049,10 @@ static bool trans_vldi(DisasContext *ctx, arg_vldi *a)\n return true;\n }\n \n-TRANS(vand_v, gvec_vvv, MO_64, tcg_gen_gvec_and)\n-TRANS(vor_v, gvec_vvv, MO_64, tcg_gen_gvec_or)\n-TRANS(vxor_v, gvec_vvv, MO_64, tcg_gen_gvec_xor)\n-TRANS(vnor_v, gvec_vvv, MO_64, tcg_gen_gvec_nor)\n+TRANS(vand_v, ALL, gvec_vvv, MO_64, tcg_gen_gvec_and)\n+TRANS(vor_v, ALL, gvec_vvv, MO_64, tcg_gen_gvec_or)\n+TRANS(vxor_v, ALL, gvec_vvv, MO_64, tcg_gen_gvec_xor)\n+TRANS(vnor_v, ALL, gvec_vvv, MO_64, tcg_gen_gvec_nor)\n \n static bool trans_vandn_v(DisasContext *ctx, arg_vvv *a)\n {\n@@ -3067,10 +3067,10 @@ static bool trans_vandn_v(DisasContext *ctx, arg_vvv *a)\n tcg_gen_gvec_andc(MO_64, vd_ofs, vk_ofs, vj_ofs, 16, ctx->vl/8);\n return true;\n }\n-TRANS(vorn_v, gvec_vvv, MO_64, tcg_gen_gvec_orc)\n-TRANS(vandi_b, gvec_vv_i, MO_8, tcg_gen_gvec_andi)\n-TRANS(vori_b, gvec_vv_i, MO_8, tcg_gen_gvec_ori)\n-TRANS(vxori_b, gvec_vv_i, MO_8, tcg_gen_gvec_xori)\n+TRANS(vorn_v, ALL, gvec_vvv, MO_64, tcg_gen_gvec_orc)\n+TRANS(vandi_b, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_andi)\n+TRANS(vori_b, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_ori)\n+TRANS(vxori_b, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_xori)\n \n static void gen_vnori(unsigned vece, TCGv_vec t, TCGv_vec a, int64_t imm)\n {\n@@ -3103,176 +3103,176 @@ static void do_vnori_b(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_2i(vd_ofs, vj_ofs, oprsz, maxsz, imm, &op);\n }\n \n-TRANS(vnori_b, gvec_vv_i, MO_8, do_vnori_b)\n-\n-TRANS(vsll_b, gvec_vvv, MO_8, tcg_gen_gvec_shlv)\n-TRANS(vsll_h, gvec_vvv, MO_16, tcg_gen_gvec_shlv)\n-TRANS(vsll_w, gvec_vvv, MO_32, tcg_gen_gvec_shlv)\n-TRANS(vsll_d, gvec_vvv, MO_64, tcg_gen_gvec_shlv)\n-TRANS(vslli_b, gvec_vv_i, MO_8, tcg_gen_gvec_shli)\n-TRANS(vslli_h, gvec_vv_i, MO_16, tcg_gen_gvec_shli)\n-TRANS(vslli_w, gvec_vv_i, MO_32, tcg_gen_gvec_shli)\n-TRANS(vslli_d, gvec_vv_i, MO_64, tcg_gen_gvec_shli)\n-\n-TRANS(vsrl_b, gvec_vvv, MO_8, tcg_gen_gvec_shrv)\n-TRANS(vsrl_h, gvec_vvv, MO_16, tcg_gen_gvec_shrv)\n-TRANS(vsrl_w, gvec_vvv, MO_32, tcg_gen_gvec_shrv)\n-TRANS(vsrl_d, gvec_vvv, MO_64, tcg_gen_gvec_shrv)\n-TRANS(vsrli_b, gvec_vv_i, MO_8, tcg_gen_gvec_shri)\n-TRANS(vsrli_h, gvec_vv_i, MO_16, tcg_gen_gvec_shri)\n-TRANS(vsrli_w, gvec_vv_i, MO_32, tcg_gen_gvec_shri)\n-TRANS(vsrli_d, gvec_vv_i, MO_64, tcg_gen_gvec_shri)\n-\n-TRANS(vsra_b, gvec_vvv, MO_8, tcg_gen_gvec_sarv)\n-TRANS(vsra_h, gvec_vvv, MO_16, tcg_gen_gvec_sarv)\n-TRANS(vsra_w, gvec_vvv, MO_32, tcg_gen_gvec_sarv)\n-TRANS(vsra_d, gvec_vvv, MO_64, tcg_gen_gvec_sarv)\n-TRANS(vsrai_b, gvec_vv_i, MO_8, tcg_gen_gvec_sari)\n-TRANS(vsrai_h, gvec_vv_i, MO_16, tcg_gen_gvec_sari)\n-TRANS(vsrai_w, gvec_vv_i, MO_32, tcg_gen_gvec_sari)\n-TRANS(vsrai_d, gvec_vv_i, MO_64, tcg_gen_gvec_sari)\n-\n-TRANS(vrotr_b, gvec_vvv, MO_8, tcg_gen_gvec_rotrv)\n-TRANS(vrotr_h, gvec_vvv, MO_16, tcg_gen_gvec_rotrv)\n-TRANS(vrotr_w, gvec_vvv, MO_32, tcg_gen_gvec_rotrv)\n-TRANS(vrotr_d, gvec_vvv, MO_64, tcg_gen_gvec_rotrv)\n-TRANS(vrotri_b, gvec_vv_i, MO_8, tcg_gen_gvec_rotri)\n-TRANS(vrotri_h, gvec_vv_i, MO_16, tcg_gen_gvec_rotri)\n-TRANS(vrotri_w, gvec_vv_i, MO_32, tcg_gen_gvec_rotri)\n-TRANS(vrotri_d, gvec_vv_i, MO_64, tcg_gen_gvec_rotri)\n-\n-TRANS(vsllwil_h_b, gen_vv_i, gen_helper_vsllwil_h_b)\n-TRANS(vsllwil_w_h, gen_vv_i, gen_helper_vsllwil_w_h)\n-TRANS(vsllwil_d_w, gen_vv_i, gen_helper_vsllwil_d_w)\n-TRANS(vextl_q_d, gen_vv, gen_helper_vextl_q_d)\n-TRANS(vsllwil_hu_bu, gen_vv_i, gen_helper_vsllwil_hu_bu)\n-TRANS(vsllwil_wu_hu, gen_vv_i, gen_helper_vsllwil_wu_hu)\n-TRANS(vsllwil_du_wu, gen_vv_i, gen_helper_vsllwil_du_wu)\n-TRANS(vextl_qu_du, gen_vv, gen_helper_vextl_qu_du)\n-\n-TRANS(vsrlr_b, gen_vvv, gen_helper_vsrlr_b)\n-TRANS(vsrlr_h, gen_vvv, gen_helper_vsrlr_h)\n-TRANS(vsrlr_w, gen_vvv, gen_helper_vsrlr_w)\n-TRANS(vsrlr_d, gen_vvv, gen_helper_vsrlr_d)\n-TRANS(vsrlri_b, gen_vv_i, gen_helper_vsrlri_b)\n-TRANS(vsrlri_h, gen_vv_i, gen_helper_vsrlri_h)\n-TRANS(vsrlri_w, gen_vv_i, gen_helper_vsrlri_w)\n-TRANS(vsrlri_d, gen_vv_i, gen_helper_vsrlri_d)\n-\n-TRANS(vsrar_b, gen_vvv, gen_helper_vsrar_b)\n-TRANS(vsrar_h, gen_vvv, gen_helper_vsrar_h)\n-TRANS(vsrar_w, gen_vvv, gen_helper_vsrar_w)\n-TRANS(vsrar_d, gen_vvv, gen_helper_vsrar_d)\n-TRANS(vsrari_b, gen_vv_i, gen_helper_vsrari_b)\n-TRANS(vsrari_h, gen_vv_i, gen_helper_vsrari_h)\n-TRANS(vsrari_w, gen_vv_i, gen_helper_vsrari_w)\n-TRANS(vsrari_d, gen_vv_i, gen_helper_vsrari_d)\n-\n-TRANS(vsrln_b_h, gen_vvv, gen_helper_vsrln_b_h)\n-TRANS(vsrln_h_w, gen_vvv, gen_helper_vsrln_h_w)\n-TRANS(vsrln_w_d, gen_vvv, gen_helper_vsrln_w_d)\n-TRANS(vsran_b_h, gen_vvv, gen_helper_vsran_b_h)\n-TRANS(vsran_h_w, gen_vvv, gen_helper_vsran_h_w)\n-TRANS(vsran_w_d, gen_vvv, gen_helper_vsran_w_d)\n-\n-TRANS(vsrlni_b_h, gen_vv_i, gen_helper_vsrlni_b_h)\n-TRANS(vsrlni_h_w, gen_vv_i, gen_helper_vsrlni_h_w)\n-TRANS(vsrlni_w_d, gen_vv_i, gen_helper_vsrlni_w_d)\n-TRANS(vsrlni_d_q, gen_vv_i, gen_helper_vsrlni_d_q)\n-TRANS(vsrani_b_h, gen_vv_i, gen_helper_vsrani_b_h)\n-TRANS(vsrani_h_w, gen_vv_i, gen_helper_vsrani_h_w)\n-TRANS(vsrani_w_d, gen_vv_i, gen_helper_vsrani_w_d)\n-TRANS(vsrani_d_q, gen_vv_i, gen_helper_vsrani_d_q)\n-\n-TRANS(vsrlrn_b_h, gen_vvv, gen_helper_vsrlrn_b_h)\n-TRANS(vsrlrn_h_w, gen_vvv, gen_helper_vsrlrn_h_w)\n-TRANS(vsrlrn_w_d, gen_vvv, gen_helper_vsrlrn_w_d)\n-TRANS(vsrarn_b_h, gen_vvv, gen_helper_vsrarn_b_h)\n-TRANS(vsrarn_h_w, gen_vvv, gen_helper_vsrarn_h_w)\n-TRANS(vsrarn_w_d, gen_vvv, gen_helper_vsrarn_w_d)\n-\n-TRANS(vsrlrni_b_h, gen_vv_i, gen_helper_vsrlrni_b_h)\n-TRANS(vsrlrni_h_w, gen_vv_i, gen_helper_vsrlrni_h_w)\n-TRANS(vsrlrni_w_d, gen_vv_i, gen_helper_vsrlrni_w_d)\n-TRANS(vsrlrni_d_q, gen_vv_i, gen_helper_vsrlrni_d_q)\n-TRANS(vsrarni_b_h, gen_vv_i, gen_helper_vsrarni_b_h)\n-TRANS(vsrarni_h_w, gen_vv_i, gen_helper_vsrarni_h_w)\n-TRANS(vsrarni_w_d, gen_vv_i, gen_helper_vsrarni_w_d)\n-TRANS(vsrarni_d_q, gen_vv_i, gen_helper_vsrarni_d_q)\n-\n-TRANS(vssrln_b_h, gen_vvv, gen_helper_vssrln_b_h)\n-TRANS(vssrln_h_w, gen_vvv, gen_helper_vssrln_h_w)\n-TRANS(vssrln_w_d, gen_vvv, gen_helper_vssrln_w_d)\n-TRANS(vssran_b_h, gen_vvv, gen_helper_vssran_b_h)\n-TRANS(vssran_h_w, gen_vvv, gen_helper_vssran_h_w)\n-TRANS(vssran_w_d, gen_vvv, gen_helper_vssran_w_d)\n-TRANS(vssrln_bu_h, gen_vvv, gen_helper_vssrln_bu_h)\n-TRANS(vssrln_hu_w, gen_vvv, gen_helper_vssrln_hu_w)\n-TRANS(vssrln_wu_d, gen_vvv, gen_helper_vssrln_wu_d)\n-TRANS(vssran_bu_h, gen_vvv, gen_helper_vssran_bu_h)\n-TRANS(vssran_hu_w, gen_vvv, gen_helper_vssran_hu_w)\n-TRANS(vssran_wu_d, gen_vvv, gen_helper_vssran_wu_d)\n-\n-TRANS(vssrlni_b_h, gen_vv_i, gen_helper_vssrlni_b_h)\n-TRANS(vssrlni_h_w, gen_vv_i, gen_helper_vssrlni_h_w)\n-TRANS(vssrlni_w_d, gen_vv_i, gen_helper_vssrlni_w_d)\n-TRANS(vssrlni_d_q, gen_vv_i, gen_helper_vssrlni_d_q)\n-TRANS(vssrani_b_h, gen_vv_i, gen_helper_vssrani_b_h)\n-TRANS(vssrani_h_w, gen_vv_i, gen_helper_vssrani_h_w)\n-TRANS(vssrani_w_d, gen_vv_i, gen_helper_vssrani_w_d)\n-TRANS(vssrani_d_q, gen_vv_i, gen_helper_vssrani_d_q)\n-TRANS(vssrlni_bu_h, gen_vv_i, gen_helper_vssrlni_bu_h)\n-TRANS(vssrlni_hu_w, gen_vv_i, gen_helper_vssrlni_hu_w)\n-TRANS(vssrlni_wu_d, gen_vv_i, gen_helper_vssrlni_wu_d)\n-TRANS(vssrlni_du_q, gen_vv_i, gen_helper_vssrlni_du_q)\n-TRANS(vssrani_bu_h, gen_vv_i, gen_helper_vssrani_bu_h)\n-TRANS(vssrani_hu_w, gen_vv_i, gen_helper_vssrani_hu_w)\n-TRANS(vssrani_wu_d, gen_vv_i, gen_helper_vssrani_wu_d)\n-TRANS(vssrani_du_q, gen_vv_i, gen_helper_vssrani_du_q)\n-\n-TRANS(vssrlrn_b_h, gen_vvv, gen_helper_vssrlrn_b_h)\n-TRANS(vssrlrn_h_w, gen_vvv, gen_helper_vssrlrn_h_w)\n-TRANS(vssrlrn_w_d, gen_vvv, gen_helper_vssrlrn_w_d)\n-TRANS(vssrarn_b_h, gen_vvv, gen_helper_vssrarn_b_h)\n-TRANS(vssrarn_h_w, gen_vvv, gen_helper_vssrarn_h_w)\n-TRANS(vssrarn_w_d, gen_vvv, gen_helper_vssrarn_w_d)\n-TRANS(vssrlrn_bu_h, gen_vvv, gen_helper_vssrlrn_bu_h)\n-TRANS(vssrlrn_hu_w, gen_vvv, gen_helper_vssrlrn_hu_w)\n-TRANS(vssrlrn_wu_d, gen_vvv, gen_helper_vssrlrn_wu_d)\n-TRANS(vssrarn_bu_h, gen_vvv, gen_helper_vssrarn_bu_h)\n-TRANS(vssrarn_hu_w, gen_vvv, gen_helper_vssrarn_hu_w)\n-TRANS(vssrarn_wu_d, gen_vvv, gen_helper_vssrarn_wu_d)\n-\n-TRANS(vssrlrni_b_h, gen_vv_i, gen_helper_vssrlrni_b_h)\n-TRANS(vssrlrni_h_w, gen_vv_i, gen_helper_vssrlrni_h_w)\n-TRANS(vssrlrni_w_d, gen_vv_i, gen_helper_vssrlrni_w_d)\n-TRANS(vssrlrni_d_q, gen_vv_i, gen_helper_vssrlrni_d_q)\n-TRANS(vssrarni_b_h, gen_vv_i, gen_helper_vssrarni_b_h)\n-TRANS(vssrarni_h_w, gen_vv_i, gen_helper_vssrarni_h_w)\n-TRANS(vssrarni_w_d, gen_vv_i, gen_helper_vssrarni_w_d)\n-TRANS(vssrarni_d_q, gen_vv_i, gen_helper_vssrarni_d_q)\n-TRANS(vssrlrni_bu_h, gen_vv_i, gen_helper_vssrlrni_bu_h)\n-TRANS(vssrlrni_hu_w, gen_vv_i, gen_helper_vssrlrni_hu_w)\n-TRANS(vssrlrni_wu_d, gen_vv_i, gen_helper_vssrlrni_wu_d)\n-TRANS(vssrlrni_du_q, gen_vv_i, gen_helper_vssrlrni_du_q)\n-TRANS(vssrarni_bu_h, gen_vv_i, gen_helper_vssrarni_bu_h)\n-TRANS(vssrarni_hu_w, gen_vv_i, gen_helper_vssrarni_hu_w)\n-TRANS(vssrarni_wu_d, gen_vv_i, gen_helper_vssrarni_wu_d)\n-TRANS(vssrarni_du_q, gen_vv_i, gen_helper_vssrarni_du_q)\n-\n-TRANS(vclo_b, gen_vv, gen_helper_vclo_b)\n-TRANS(vclo_h, gen_vv, gen_helper_vclo_h)\n-TRANS(vclo_w, gen_vv, gen_helper_vclo_w)\n-TRANS(vclo_d, gen_vv, gen_helper_vclo_d)\n-TRANS(vclz_b, gen_vv, gen_helper_vclz_b)\n-TRANS(vclz_h, gen_vv, gen_helper_vclz_h)\n-TRANS(vclz_w, gen_vv, gen_helper_vclz_w)\n-TRANS(vclz_d, gen_vv, gen_helper_vclz_d)\n-\n-TRANS(vpcnt_b, gen_vv, gen_helper_vpcnt_b)\n-TRANS(vpcnt_h, gen_vv, gen_helper_vpcnt_h)\n-TRANS(vpcnt_w, gen_vv, gen_helper_vpcnt_w)\n-TRANS(vpcnt_d, gen_vv, gen_helper_vpcnt_d)\n+TRANS(vnori_b, ALL, gvec_vv_i, MO_8, do_vnori_b)\n+\n+TRANS(vsll_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_shlv)\n+TRANS(vsll_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_shlv)\n+TRANS(vsll_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_shlv)\n+TRANS(vsll_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_shlv)\n+TRANS(vslli_b, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_shli)\n+TRANS(vslli_h, ALL, gvec_vv_i, MO_16, tcg_gen_gvec_shli)\n+TRANS(vslli_w, ALL, gvec_vv_i, MO_32, tcg_gen_gvec_shli)\n+TRANS(vslli_d, ALL, gvec_vv_i, MO_64, tcg_gen_gvec_shli)\n+\n+TRANS(vsrl_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_shrv)\n+TRANS(vsrl_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_shrv)\n+TRANS(vsrl_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_shrv)\n+TRANS(vsrl_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_shrv)\n+TRANS(vsrli_b, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_shri)\n+TRANS(vsrli_h, ALL, gvec_vv_i, MO_16, tcg_gen_gvec_shri)\n+TRANS(vsrli_w, ALL, gvec_vv_i, MO_32, tcg_gen_gvec_shri)\n+TRANS(vsrli_d, ALL, gvec_vv_i, MO_64, tcg_gen_gvec_shri)\n+\n+TRANS(vsra_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_sarv)\n+TRANS(vsra_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_sarv)\n+TRANS(vsra_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_sarv)\n+TRANS(vsra_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_sarv)\n+TRANS(vsrai_b, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_sari)\n+TRANS(vsrai_h, ALL, gvec_vv_i, MO_16, tcg_gen_gvec_sari)\n+TRANS(vsrai_w, ALL, gvec_vv_i, MO_32, tcg_gen_gvec_sari)\n+TRANS(vsrai_d, ALL, gvec_vv_i, MO_64, tcg_gen_gvec_sari)\n+\n+TRANS(vrotr_b, ALL, gvec_vvv, MO_8, tcg_gen_gvec_rotrv)\n+TRANS(vrotr_h, ALL, gvec_vvv, MO_16, tcg_gen_gvec_rotrv)\n+TRANS(vrotr_w, ALL, gvec_vvv, MO_32, tcg_gen_gvec_rotrv)\n+TRANS(vrotr_d, ALL, gvec_vvv, MO_64, tcg_gen_gvec_rotrv)\n+TRANS(vrotri_b, ALL, gvec_vv_i, MO_8, tcg_gen_gvec_rotri)\n+TRANS(vrotri_h, ALL, gvec_vv_i, MO_16, tcg_gen_gvec_rotri)\n+TRANS(vrotri_w, ALL, gvec_vv_i, MO_32, tcg_gen_gvec_rotri)\n+TRANS(vrotri_d, ALL, gvec_vv_i, MO_64, tcg_gen_gvec_rotri)\n+\n+TRANS(vsllwil_h_b, ALL, gen_vv_i, gen_helper_vsllwil_h_b)\n+TRANS(vsllwil_w_h, ALL, gen_vv_i, gen_helper_vsllwil_w_h)\n+TRANS(vsllwil_d_w, ALL, gen_vv_i, gen_helper_vsllwil_d_w)\n+TRANS(vextl_q_d, ALL, gen_vv, gen_helper_vextl_q_d)\n+TRANS(vsllwil_hu_bu, ALL, gen_vv_i, gen_helper_vsllwil_hu_bu)\n+TRANS(vsllwil_wu_hu, ALL, gen_vv_i, gen_helper_vsllwil_wu_hu)\n+TRANS(vsllwil_du_wu, ALL, gen_vv_i, gen_helper_vsllwil_du_wu)\n+TRANS(vextl_qu_du, ALL, gen_vv, gen_helper_vextl_qu_du)\n+\n+TRANS(vsrlr_b, ALL, gen_vvv, gen_helper_vsrlr_b)\n+TRANS(vsrlr_h, ALL, gen_vvv, gen_helper_vsrlr_h)\n+TRANS(vsrlr_w, ALL, gen_vvv, gen_helper_vsrlr_w)\n+TRANS(vsrlr_d, ALL, gen_vvv, gen_helper_vsrlr_d)\n+TRANS(vsrlri_b, ALL, gen_vv_i, gen_helper_vsrlri_b)\n+TRANS(vsrlri_h, ALL, gen_vv_i, gen_helper_vsrlri_h)\n+TRANS(vsrlri_w, ALL, gen_vv_i, gen_helper_vsrlri_w)\n+TRANS(vsrlri_d, ALL, gen_vv_i, gen_helper_vsrlri_d)\n+\n+TRANS(vsrar_b, ALL, gen_vvv, gen_helper_vsrar_b)\n+TRANS(vsrar_h, ALL, gen_vvv, gen_helper_vsrar_h)\n+TRANS(vsrar_w, ALL, gen_vvv, gen_helper_vsrar_w)\n+TRANS(vsrar_d, ALL, gen_vvv, gen_helper_vsrar_d)\n+TRANS(vsrari_b, ALL, gen_vv_i, gen_helper_vsrari_b)\n+TRANS(vsrari_h, ALL, gen_vv_i, gen_helper_vsrari_h)\n+TRANS(vsrari_w, ALL, gen_vv_i, gen_helper_vsrari_w)\n+TRANS(vsrari_d, ALL, gen_vv_i, gen_helper_vsrari_d)\n+\n+TRANS(vsrln_b_h, ALL, gen_vvv, gen_helper_vsrln_b_h)\n+TRANS(vsrln_h_w, ALL, gen_vvv, gen_helper_vsrln_h_w)\n+TRANS(vsrln_w_d, ALL, gen_vvv, gen_helper_vsrln_w_d)\n+TRANS(vsran_b_h, ALL, gen_vvv, gen_helper_vsran_b_h)\n+TRANS(vsran_h_w, ALL, gen_vvv, gen_helper_vsran_h_w)\n+TRANS(vsran_w_d, ALL, gen_vvv, gen_helper_vsran_w_d)\n+\n+TRANS(vsrlni_b_h, ALL, gen_vv_i, gen_helper_vsrlni_b_h)\n+TRANS(vsrlni_h_w, ALL, gen_vv_i, gen_helper_vsrlni_h_w)\n+TRANS(vsrlni_w_d, ALL, gen_vv_i, gen_helper_vsrlni_w_d)\n+TRANS(vsrlni_d_q, ALL, gen_vv_i, gen_helper_vsrlni_d_q)\n+TRANS(vsrani_b_h, ALL, gen_vv_i, gen_helper_vsrani_b_h)\n+TRANS(vsrani_h_w, ALL, gen_vv_i, gen_helper_vsrani_h_w)\n+TRANS(vsrani_w_d, ALL, gen_vv_i, gen_helper_vsrani_w_d)\n+TRANS(vsrani_d_q, ALL, gen_vv_i, gen_helper_vsrani_d_q)\n+\n+TRANS(vsrlrn_b_h, ALL, gen_vvv, gen_helper_vsrlrn_b_h)\n+TRANS(vsrlrn_h_w, ALL, gen_vvv, gen_helper_vsrlrn_h_w)\n+TRANS(vsrlrn_w_d, ALL, gen_vvv, gen_helper_vsrlrn_w_d)\n+TRANS(vsrarn_b_h, ALL, gen_vvv, gen_helper_vsrarn_b_h)\n+TRANS(vsrarn_h_w, ALL, gen_vvv, gen_helper_vsrarn_h_w)\n+TRANS(vsrarn_w_d, ALL, gen_vvv, gen_helper_vsrarn_w_d)\n+\n+TRANS(vsrlrni_b_h, ALL, gen_vv_i, gen_helper_vsrlrni_b_h)\n+TRANS(vsrlrni_h_w, ALL, gen_vv_i, gen_helper_vsrlrni_h_w)\n+TRANS(vsrlrni_w_d, ALL, gen_vv_i, gen_helper_vsrlrni_w_d)\n+TRANS(vsrlrni_d_q, ALL, gen_vv_i, gen_helper_vsrlrni_d_q)\n+TRANS(vsrarni_b_h, ALL, gen_vv_i, gen_helper_vsrarni_b_h)\n+TRANS(vsrarni_h_w, ALL, gen_vv_i, gen_helper_vsrarni_h_w)\n+TRANS(vsrarni_w_d, ALL, gen_vv_i, gen_helper_vsrarni_w_d)\n+TRANS(vsrarni_d_q, ALL, gen_vv_i, gen_helper_vsrarni_d_q)\n+\n+TRANS(vssrln_b_h, ALL, gen_vvv, gen_helper_vssrln_b_h)\n+TRANS(vssrln_h_w, ALL, gen_vvv, gen_helper_vssrln_h_w)\n+TRANS(vssrln_w_d, ALL, gen_vvv, gen_helper_vssrln_w_d)\n+TRANS(vssran_b_h, ALL, gen_vvv, gen_helper_vssran_b_h)\n+TRANS(vssran_h_w, ALL, gen_vvv, gen_helper_vssran_h_w)\n+TRANS(vssran_w_d, ALL, gen_vvv, gen_helper_vssran_w_d)\n+TRANS(vssrln_bu_h, ALL, gen_vvv, gen_helper_vssrln_bu_h)\n+TRANS(vssrln_hu_w, ALL, gen_vvv, gen_helper_vssrln_hu_w)\n+TRANS(vssrln_wu_d, ALL, gen_vvv, gen_helper_vssrln_wu_d)\n+TRANS(vssran_bu_h, ALL, gen_vvv, gen_helper_vssran_bu_h)\n+TRANS(vssran_hu_w, ALL, gen_vvv, gen_helper_vssran_hu_w)\n+TRANS(vssran_wu_d, ALL, gen_vvv, gen_helper_vssran_wu_d)\n+\n+TRANS(vssrlni_b_h, ALL, gen_vv_i, gen_helper_vssrlni_b_h)\n+TRANS(vssrlni_h_w, ALL, gen_vv_i, gen_helper_vssrlni_h_w)\n+TRANS(vssrlni_w_d, ALL, gen_vv_i, gen_helper_vssrlni_w_d)\n+TRANS(vssrlni_d_q, ALL, gen_vv_i, gen_helper_vssrlni_d_q)\n+TRANS(vssrani_b_h, ALL, gen_vv_i, gen_helper_vssrani_b_h)\n+TRANS(vssrani_h_w, ALL, gen_vv_i, gen_helper_vssrani_h_w)\n+TRANS(vssrani_w_d, ALL, gen_vv_i, gen_helper_vssrani_w_d)\n+TRANS(vssrani_d_q, ALL, gen_vv_i, gen_helper_vssrani_d_q)\n+TRANS(vssrlni_bu_h, ALL, gen_vv_i, gen_helper_vssrlni_bu_h)\n+TRANS(vssrlni_hu_w, ALL, gen_vv_i, gen_helper_vssrlni_hu_w)\n+TRANS(vssrlni_wu_d, ALL, gen_vv_i, gen_helper_vssrlni_wu_d)\n+TRANS(vssrlni_du_q, ALL, gen_vv_i, gen_helper_vssrlni_du_q)\n+TRANS(vssrani_bu_h, ALL, gen_vv_i, gen_helper_vssrani_bu_h)\n+TRANS(vssrani_hu_w, ALL, gen_vv_i, gen_helper_vssrani_hu_w)\n+TRANS(vssrani_wu_d, ALL, gen_vv_i, gen_helper_vssrani_wu_d)\n+TRANS(vssrani_du_q, ALL, gen_vv_i, gen_helper_vssrani_du_q)\n+\n+TRANS(vssrlrn_b_h, ALL, gen_vvv, gen_helper_vssrlrn_b_h)\n+TRANS(vssrlrn_h_w, ALL, gen_vvv, gen_helper_vssrlrn_h_w)\n+TRANS(vssrlrn_w_d, ALL, gen_vvv, gen_helper_vssrlrn_w_d)\n+TRANS(vssrarn_b_h, ALL, gen_vvv, gen_helper_vssrarn_b_h)\n+TRANS(vssrarn_h_w, ALL, gen_vvv, gen_helper_vssrarn_h_w)\n+TRANS(vssrarn_w_d, ALL, gen_vvv, gen_helper_vssrarn_w_d)\n+TRANS(vssrlrn_bu_h, ALL, gen_vvv, gen_helper_vssrlrn_bu_h)\n+TRANS(vssrlrn_hu_w, ALL, gen_vvv, gen_helper_vssrlrn_hu_w)\n+TRANS(vssrlrn_wu_d, ALL, gen_vvv, gen_helper_vssrlrn_wu_d)\n+TRANS(vssrarn_bu_h, ALL, gen_vvv, gen_helper_vssrarn_bu_h)\n+TRANS(vssrarn_hu_w, ALL, gen_vvv, gen_helper_vssrarn_hu_w)\n+TRANS(vssrarn_wu_d, ALL, gen_vvv, gen_helper_vssrarn_wu_d)\n+\n+TRANS(vssrlrni_b_h, ALL, gen_vv_i, gen_helper_vssrlrni_b_h)\n+TRANS(vssrlrni_h_w, ALL, gen_vv_i, gen_helper_vssrlrni_h_w)\n+TRANS(vssrlrni_w_d, ALL, gen_vv_i, gen_helper_vssrlrni_w_d)\n+TRANS(vssrlrni_d_q, ALL, gen_vv_i, gen_helper_vssrlrni_d_q)\n+TRANS(vssrarni_b_h, ALL, gen_vv_i, gen_helper_vssrarni_b_h)\n+TRANS(vssrarni_h_w, ALL, gen_vv_i, gen_helper_vssrarni_h_w)\n+TRANS(vssrarni_w_d, ALL, gen_vv_i, gen_helper_vssrarni_w_d)\n+TRANS(vssrarni_d_q, ALL, gen_vv_i, gen_helper_vssrarni_d_q)\n+TRANS(vssrlrni_bu_h, ALL, gen_vv_i, gen_helper_vssrlrni_bu_h)\n+TRANS(vssrlrni_hu_w, ALL, gen_vv_i, gen_helper_vssrlrni_hu_w)\n+TRANS(vssrlrni_wu_d, ALL, gen_vv_i, gen_helper_vssrlrni_wu_d)\n+TRANS(vssrlrni_du_q, ALL, gen_vv_i, gen_helper_vssrlrni_du_q)\n+TRANS(vssrarni_bu_h, ALL, gen_vv_i, gen_helper_vssrarni_bu_h)\n+TRANS(vssrarni_hu_w, ALL, gen_vv_i, gen_helper_vssrarni_hu_w)\n+TRANS(vssrarni_wu_d, ALL, gen_vv_i, gen_helper_vssrarni_wu_d)\n+TRANS(vssrarni_du_q, ALL, gen_vv_i, gen_helper_vssrarni_du_q)\n+\n+TRANS(vclo_b, ALL, gen_vv, gen_helper_vclo_b)\n+TRANS(vclo_h, ALL, gen_vv, gen_helper_vclo_h)\n+TRANS(vclo_w, ALL, gen_vv, gen_helper_vclo_w)\n+TRANS(vclo_d, ALL, gen_vv, gen_helper_vclo_d)\n+TRANS(vclz_b, ALL, gen_vv, gen_helper_vclz_b)\n+TRANS(vclz_h, ALL, gen_vv, gen_helper_vclz_h)\n+TRANS(vclz_w, ALL, gen_vv, gen_helper_vclz_w)\n+TRANS(vclz_d, ALL, gen_vv, gen_helper_vclz_d)\n+\n+TRANS(vpcnt_b, ALL, gen_vv, gen_helper_vpcnt_b)\n+TRANS(vpcnt_h, ALL, gen_vv, gen_helper_vpcnt_h)\n+TRANS(vpcnt_w, ALL, gen_vv, gen_helper_vpcnt_w)\n+TRANS(vpcnt_d, ALL, gen_vv, gen_helper_vpcnt_d)\n \n static void do_vbit(unsigned vece, TCGv_vec t, TCGv_vec a, TCGv_vec b,\n void (*func)(unsigned, TCGv_vec, TCGv_vec, TCGv_vec))\n@@ -3340,10 +3340,10 @@ static void do_vbitclr(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vbitclr_b, gvec_vvv, MO_8, do_vbitclr)\n-TRANS(vbitclr_h, gvec_vvv, MO_16, do_vbitclr)\n-TRANS(vbitclr_w, gvec_vvv, MO_32, do_vbitclr)\n-TRANS(vbitclr_d, gvec_vvv, MO_64, do_vbitclr)\n+TRANS(vbitclr_b, ALL, gvec_vvv, MO_8, do_vbitclr)\n+TRANS(vbitclr_h, ALL, gvec_vvv, MO_16, do_vbitclr)\n+TRANS(vbitclr_w, ALL, gvec_vvv, MO_32, do_vbitclr)\n+TRANS(vbitclr_d, ALL, gvec_vvv, MO_64, do_vbitclr)\n \n static void do_vbiti(unsigned vece, TCGv_vec t, TCGv_vec a, int64_t imm,\n void (*func)(unsigned, TCGv_vec, TCGv_vec, TCGv_vec))\n@@ -3410,10 +3410,10 @@ static void do_vbitclri(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_2i(vd_ofs, vj_ofs, oprsz, maxsz, imm, &op[vece]);\n }\n \n-TRANS(vbitclri_b, gvec_vv_i, MO_8, do_vbitclri)\n-TRANS(vbitclri_h, gvec_vv_i, MO_16, do_vbitclri)\n-TRANS(vbitclri_w, gvec_vv_i, MO_32, do_vbitclri)\n-TRANS(vbitclri_d, gvec_vv_i, MO_64, do_vbitclri)\n+TRANS(vbitclri_b, ALL, gvec_vv_i, MO_8, do_vbitclri)\n+TRANS(vbitclri_h, ALL, gvec_vv_i, MO_16, do_vbitclri)\n+TRANS(vbitclri_w, ALL, gvec_vv_i, MO_32, do_vbitclri)\n+TRANS(vbitclri_d, ALL, gvec_vv_i, MO_64, do_vbitclri)\n \n static void do_vbitset(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n uint32_t vk_ofs, uint32_t oprsz, uint32_t maxsz)\n@@ -3451,10 +3451,10 @@ static void do_vbitset(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vbitset_b, gvec_vvv, MO_8, do_vbitset)\n-TRANS(vbitset_h, gvec_vvv, MO_16, do_vbitset)\n-TRANS(vbitset_w, gvec_vvv, MO_32, do_vbitset)\n-TRANS(vbitset_d, gvec_vvv, MO_64, do_vbitset)\n+TRANS(vbitset_b, ALL, gvec_vvv, MO_8, do_vbitset)\n+TRANS(vbitset_h, ALL, gvec_vvv, MO_16, do_vbitset)\n+TRANS(vbitset_w, ALL, gvec_vvv, MO_32, do_vbitset)\n+TRANS(vbitset_d, ALL, gvec_vvv, MO_64, do_vbitset)\n \n static void do_vbitseti(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n int64_t imm, uint32_t oprsz, uint32_t maxsz)\n@@ -3492,10 +3492,10 @@ static void do_vbitseti(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_2i(vd_ofs, vj_ofs, oprsz, maxsz, imm, &op[vece]);\n }\n \n-TRANS(vbitseti_b, gvec_vv_i, MO_8, do_vbitseti)\n-TRANS(vbitseti_h, gvec_vv_i, MO_16, do_vbitseti)\n-TRANS(vbitseti_w, gvec_vv_i, MO_32, do_vbitseti)\n-TRANS(vbitseti_d, gvec_vv_i, MO_64, do_vbitseti)\n+TRANS(vbitseti_b, ALL, gvec_vv_i, MO_8, do_vbitseti)\n+TRANS(vbitseti_h, ALL, gvec_vv_i, MO_16, do_vbitseti)\n+TRANS(vbitseti_w, ALL, gvec_vv_i, MO_32, do_vbitseti)\n+TRANS(vbitseti_d, ALL, gvec_vv_i, MO_64, do_vbitseti)\n \n static void do_vbitrev(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n uint32_t vk_ofs, uint32_t oprsz, uint32_t maxsz)\n@@ -3533,10 +3533,10 @@ static void do_vbitrev(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_3(vd_ofs, vj_ofs, vk_ofs, oprsz, maxsz, &op[vece]);\n }\n \n-TRANS(vbitrev_b, gvec_vvv, MO_8, do_vbitrev)\n-TRANS(vbitrev_h, gvec_vvv, MO_16, do_vbitrev)\n-TRANS(vbitrev_w, gvec_vvv, MO_32, do_vbitrev)\n-TRANS(vbitrev_d, gvec_vvv, MO_64, do_vbitrev)\n+TRANS(vbitrev_b, ALL, gvec_vvv, MO_8, do_vbitrev)\n+TRANS(vbitrev_h, ALL, gvec_vvv, MO_16, do_vbitrev)\n+TRANS(vbitrev_w, ALL, gvec_vvv, MO_32, do_vbitrev)\n+TRANS(vbitrev_d, ALL, gvec_vvv, MO_64, do_vbitrev)\n \n static void do_vbitrevi(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n int64_t imm, uint32_t oprsz, uint32_t maxsz)\n@@ -3574,112 +3574,112 @@ static void do_vbitrevi(unsigned vece, uint32_t vd_ofs, uint32_t vj_ofs,\n tcg_gen_gvec_2i(vd_ofs, vj_ofs, oprsz, maxsz, imm, &op[vece]);\n }\n \n-TRANS(vbitrevi_b, gvec_vv_i, MO_8, do_vbitrevi)\n-TRANS(vbitrevi_h, gvec_vv_i, MO_16, do_vbitrevi)\n-TRANS(vbitrevi_w, gvec_vv_i, MO_32, do_vbitrevi)\n-TRANS(vbitrevi_d, gvec_vv_i, MO_64, do_vbitrevi)\n-\n-TRANS(vfrstp_b, gen_vvv, gen_helper_vfrstp_b)\n-TRANS(vfrstp_h, gen_vvv, gen_helper_vfrstp_h)\n-TRANS(vfrstpi_b, gen_vv_i, gen_helper_vfrstpi_b)\n-TRANS(vfrstpi_h, gen_vv_i, gen_helper_vfrstpi_h)\n-\n-TRANS(vfadd_s, gen_vvv, gen_helper_vfadd_s)\n-TRANS(vfadd_d, gen_vvv, gen_helper_vfadd_d)\n-TRANS(vfsub_s, gen_vvv, gen_helper_vfsub_s)\n-TRANS(vfsub_d, gen_vvv, gen_helper_vfsub_d)\n-TRANS(vfmul_s, gen_vvv, gen_helper_vfmul_s)\n-TRANS(vfmul_d, gen_vvv, gen_helper_vfmul_d)\n-TRANS(vfdiv_s, gen_vvv, gen_helper_vfdiv_s)\n-TRANS(vfdiv_d, gen_vvv, gen_helper_vfdiv_d)\n-\n-TRANS(vfmadd_s, gen_vvvv, gen_helper_vfmadd_s)\n-TRANS(vfmadd_d, gen_vvvv, gen_helper_vfmadd_d)\n-TRANS(vfmsub_s, gen_vvvv, gen_helper_vfmsub_s)\n-TRANS(vfmsub_d, gen_vvvv, gen_helper_vfmsub_d)\n-TRANS(vfnmadd_s, gen_vvvv, gen_helper_vfnmadd_s)\n-TRANS(vfnmadd_d, gen_vvvv, gen_helper_vfnmadd_d)\n-TRANS(vfnmsub_s, gen_vvvv, gen_helper_vfnmsub_s)\n-TRANS(vfnmsub_d, gen_vvvv, gen_helper_vfnmsub_d)\n-\n-TRANS(vfmax_s, gen_vvv, gen_helper_vfmax_s)\n-TRANS(vfmax_d, gen_vvv, gen_helper_vfmax_d)\n-TRANS(vfmin_s, gen_vvv, gen_helper_vfmin_s)\n-TRANS(vfmin_d, gen_vvv, gen_helper_vfmin_d)\n-\n-TRANS(vfmaxa_s, gen_vvv, gen_helper_vfmaxa_s)\n-TRANS(vfmaxa_d, gen_vvv, gen_helper_vfmaxa_d)\n-TRANS(vfmina_s, gen_vvv, gen_helper_vfmina_s)\n-TRANS(vfmina_d, gen_vvv, gen_helper_vfmina_d)\n-\n-TRANS(vflogb_s, gen_vv, gen_helper_vflogb_s)\n-TRANS(vflogb_d, gen_vv, gen_helper_vflogb_d)\n-\n-TRANS(vfclass_s, gen_vv, gen_helper_vfclass_s)\n-TRANS(vfclass_d, gen_vv, gen_helper_vfclass_d)\n-\n-TRANS(vfsqrt_s, gen_vv, gen_helper_vfsqrt_s)\n-TRANS(vfsqrt_d, gen_vv, gen_helper_vfsqrt_d)\n-TRANS(vfrecip_s, gen_vv, gen_helper_vfrecip_s)\n-TRANS(vfrecip_d, gen_vv, gen_helper_vfrecip_d)\n-TRANS(vfrsqrt_s, gen_vv, gen_helper_vfrsqrt_s)\n-TRANS(vfrsqrt_d, gen_vv, gen_helper_vfrsqrt_d)\n-\n-TRANS(vfcvtl_s_h, gen_vv, gen_helper_vfcvtl_s_h)\n-TRANS(vfcvth_s_h, gen_vv, gen_helper_vfcvth_s_h)\n-TRANS(vfcvtl_d_s, gen_vv, gen_helper_vfcvtl_d_s)\n-TRANS(vfcvth_d_s, gen_vv, gen_helper_vfcvth_d_s)\n-TRANS(vfcvt_h_s, gen_vvv, gen_helper_vfcvt_h_s)\n-TRANS(vfcvt_s_d, gen_vvv, gen_helper_vfcvt_s_d)\n-\n-TRANS(vfrintrne_s, gen_vv, gen_helper_vfrintrne_s)\n-TRANS(vfrintrne_d, gen_vv, gen_helper_vfrintrne_d)\n-TRANS(vfrintrz_s, gen_vv, gen_helper_vfrintrz_s)\n-TRANS(vfrintrz_d, gen_vv, gen_helper_vfrintrz_d)\n-TRANS(vfrintrp_s, gen_vv, gen_helper_vfrintrp_s)\n-TRANS(vfrintrp_d, gen_vv, gen_helper_vfrintrp_d)\n-TRANS(vfrintrm_s, gen_vv, gen_helper_vfrintrm_s)\n-TRANS(vfrintrm_d, gen_vv, gen_helper_vfrintrm_d)\n-TRANS(vfrint_s, gen_vv, gen_helper_vfrint_s)\n-TRANS(vfrint_d, gen_vv, gen_helper_vfrint_d)\n-\n-TRANS(vftintrne_w_s, gen_vv, gen_helper_vftintrne_w_s)\n-TRANS(vftintrne_l_d, gen_vv, gen_helper_vftintrne_l_d)\n-TRANS(vftintrz_w_s, gen_vv, gen_helper_vftintrz_w_s)\n-TRANS(vftintrz_l_d, gen_vv, gen_helper_vftintrz_l_d)\n-TRANS(vftintrp_w_s, gen_vv, gen_helper_vftintrp_w_s)\n-TRANS(vftintrp_l_d, gen_vv, gen_helper_vftintrp_l_d)\n-TRANS(vftintrm_w_s, gen_vv, gen_helper_vftintrm_w_s)\n-TRANS(vftintrm_l_d, gen_vv, gen_helper_vftintrm_l_d)\n-TRANS(vftint_w_s, gen_vv, gen_helper_vftint_w_s)\n-TRANS(vftint_l_d, gen_vv, gen_helper_vftint_l_d)\n-TRANS(vftintrz_wu_s, gen_vv, gen_helper_vftintrz_wu_s)\n-TRANS(vftintrz_lu_d, gen_vv, gen_helper_vftintrz_lu_d)\n-TRANS(vftint_wu_s, gen_vv, gen_helper_vftint_wu_s)\n-TRANS(vftint_lu_d, gen_vv, gen_helper_vftint_lu_d)\n-TRANS(vftintrne_w_d, gen_vvv, gen_helper_vftintrne_w_d)\n-TRANS(vftintrz_w_d, gen_vvv, gen_helper_vftintrz_w_d)\n-TRANS(vftintrp_w_d, gen_vvv, gen_helper_vftintrp_w_d)\n-TRANS(vftintrm_w_d, gen_vvv, gen_helper_vftintrm_w_d)\n-TRANS(vftint_w_d, gen_vvv, gen_helper_vftint_w_d)\n-TRANS(vftintrnel_l_s, gen_vv, gen_helper_vftintrnel_l_s)\n-TRANS(vftintrneh_l_s, gen_vv, gen_helper_vftintrneh_l_s)\n-TRANS(vftintrzl_l_s, gen_vv, gen_helper_vftintrzl_l_s)\n-TRANS(vftintrzh_l_s, gen_vv, gen_helper_vftintrzh_l_s)\n-TRANS(vftintrpl_l_s, gen_vv, gen_helper_vftintrpl_l_s)\n-TRANS(vftintrph_l_s, gen_vv, gen_helper_vftintrph_l_s)\n-TRANS(vftintrml_l_s, gen_vv, gen_helper_vftintrml_l_s)\n-TRANS(vftintrmh_l_s, gen_vv, gen_helper_vftintrmh_l_s)\n-TRANS(vftintl_l_s, gen_vv, gen_helper_vftintl_l_s)\n-TRANS(vftinth_l_s, gen_vv, gen_helper_vftinth_l_s)\n-\n-TRANS(vffint_s_w, gen_vv, gen_helper_vffint_s_w)\n-TRANS(vffint_d_l, gen_vv, gen_helper_vffint_d_l)\n-TRANS(vffint_s_wu, gen_vv, gen_helper_vffint_s_wu)\n-TRANS(vffint_d_lu, gen_vv, gen_helper_vffint_d_lu)\n-TRANS(vffintl_d_w, gen_vv, gen_helper_vffintl_d_w)\n-TRANS(vffinth_d_w, gen_vv, gen_helper_vffinth_d_w)\n-TRANS(vffint_s_l, gen_vvv, gen_helper_vffint_s_l)\n+TRANS(vbitrevi_b, ALL, gvec_vv_i, MO_8, do_vbitrevi)\n+TRANS(vbitrevi_h, ALL, gvec_vv_i, MO_16, do_vbitrevi)\n+TRANS(vbitrevi_w, ALL, gvec_vv_i, MO_32, do_vbitrevi)\n+TRANS(vbitrevi_d, ALL, gvec_vv_i, MO_64, do_vbitrevi)\n+\n+TRANS(vfrstp_b, ALL, gen_vvv, gen_helper_vfrstp_b)\n+TRANS(vfrstp_h, ALL, gen_vvv, gen_helper_vfrstp_h)\n+TRANS(vfrstpi_b, ALL, gen_vv_i, gen_helper_vfrstpi_b)\n+TRANS(vfrstpi_h, ALL, gen_vv_i, gen_helper_vfrstpi_h)\n+\n+TRANS(vfadd_s, ALL, gen_vvv, gen_helper_vfadd_s)\n+TRANS(vfadd_d, ALL, gen_vvv, gen_helper_vfadd_d)\n+TRANS(vfsub_s, ALL, gen_vvv, gen_helper_vfsub_s)\n+TRANS(vfsub_d, ALL, gen_vvv, gen_helper_vfsub_d)\n+TRANS(vfmul_s, ALL, gen_vvv, gen_helper_vfmul_s)\n+TRANS(vfmul_d, ALL, gen_vvv, gen_helper_vfmul_d)\n+TRANS(vfdiv_s, ALL, gen_vvv, gen_helper_vfdiv_s)\n+TRANS(vfdiv_d, ALL, gen_vvv, gen_helper_vfdiv_d)\n+\n+TRANS(vfmadd_s, ALL, gen_vvvv, gen_helper_vfmadd_s)\n+TRANS(vfmadd_d, ALL, gen_vvvv, gen_helper_vfmadd_d)\n+TRANS(vfmsub_s, ALL, gen_vvvv, gen_helper_vfmsub_s)\n+TRANS(vfmsub_d, ALL, gen_vvvv, gen_helper_vfmsub_d)\n+TRANS(vfnmadd_s, ALL, gen_vvvv, gen_helper_vfnmadd_s)\n+TRANS(vfnmadd_d, ALL, gen_vvvv, gen_helper_vfnmadd_d)\n+TRANS(vfnmsub_s, ALL, gen_vvvv, gen_helper_vfnmsub_s)\n+TRANS(vfnmsub_d, ALL, gen_vvvv, gen_helper_vfnmsub_d)\n+\n+TRANS(vfmax_s, ALL, gen_vvv, gen_helper_vfmax_s)\n+TRANS(vfmax_d, ALL, gen_vvv, gen_helper_vfmax_d)\n+TRANS(vfmin_s, ALL, gen_vvv, gen_helper_vfmin_s)\n+TRANS(vfmin_d, ALL, gen_vvv, gen_helper_vfmin_d)\n+\n+TRANS(vfmaxa_s, ALL, gen_vvv, gen_helper_vfmaxa_s)\n+TRANS(vfmaxa_d, ALL, gen_vvv, gen_helper_vfmaxa_d)\n+TRANS(vfmina_s, ALL, gen_vvv, gen_helper_vfmina_s)\n+TRANS(vfmina_d, ALL, gen_vvv, gen_helper_vfmina_d)\n+\n+TRANS(vflogb_s, ALL, gen_vv, gen_helper_vflogb_s)\n+TRANS(vflogb_d, ALL, gen_vv, gen_helper_vflogb_d)\n+\n+TRANS(vfclass_s, ALL, gen_vv, gen_helper_vfclass_s)\n+TRANS(vfclass_d, ALL, gen_vv, gen_helper_vfclass_d)\n+\n+TRANS(vfsqrt_s, ALL, gen_vv, gen_helper_vfsqrt_s)\n+TRANS(vfsqrt_d, ALL, gen_vv, gen_helper_vfsqrt_d)\n+TRANS(vfrecip_s, ALL, gen_vv, gen_helper_vfrecip_s)\n+TRANS(vfrecip_d, ALL, gen_vv, gen_helper_vfrecip_d)\n+TRANS(vfrsqrt_s, ALL, gen_vv, gen_helper_vfrsqrt_s)\n+TRANS(vfrsqrt_d, ALL, gen_vv, gen_helper_vfrsqrt_d)\n+\n+TRANS(vfcvtl_s_h, ALL, gen_vv, gen_helper_vfcvtl_s_h)\n+TRANS(vfcvth_s_h, ALL, gen_vv, gen_helper_vfcvth_s_h)\n+TRANS(vfcvtl_d_s, ALL, gen_vv, gen_helper_vfcvtl_d_s)\n+TRANS(vfcvth_d_s, ALL, gen_vv, gen_helper_vfcvth_d_s)\n+TRANS(vfcvt_h_s, ALL, gen_vvv, gen_helper_vfcvt_h_s)\n+TRANS(vfcvt_s_d, ALL, gen_vvv, gen_helper_vfcvt_s_d)\n+\n+TRANS(vfrintrne_s, ALL, gen_vv, gen_helper_vfrintrne_s)\n+TRANS(vfrintrne_d, ALL, gen_vv, gen_helper_vfrintrne_d)\n+TRANS(vfrintrz_s, ALL, gen_vv, gen_helper_vfrintrz_s)\n+TRANS(vfrintrz_d, ALL, gen_vv, gen_helper_vfrintrz_d)\n+TRANS(vfrintrp_s, ALL, gen_vv, gen_helper_vfrintrp_s)\n+TRANS(vfrintrp_d, ALL, gen_vv, gen_helper_vfrintrp_d)\n+TRANS(vfrintrm_s, ALL, gen_vv, gen_helper_vfrintrm_s)\n+TRANS(vfrintrm_d, ALL, gen_vv, gen_helper_vfrintrm_d)\n+TRANS(vfrint_s, ALL, gen_vv, gen_helper_vfrint_s)\n+TRANS(vfrint_d, ALL, gen_vv, gen_helper_vfrint_d)\n+\n+TRANS(vftintrne_w_s, ALL, gen_vv, gen_helper_vftintrne_w_s)\n+TRANS(vftintrne_l_d, ALL, gen_vv, gen_helper_vftintrne_l_d)\n+TRANS(vftintrz_w_s, ALL, gen_vv, gen_helper_vftintrz_w_s)\n+TRANS(vftintrz_l_d, ALL, gen_vv, gen_helper_vftintrz_l_d)\n+TRANS(vftintrp_w_s, ALL, gen_vv, gen_helper_vftintrp_w_s)\n+TRANS(vftintrp_l_d, ALL, gen_vv, gen_helper_vftintrp_l_d)\n+TRANS(vftintrm_w_s, ALL, gen_vv, gen_helper_vftintrm_w_s)\n+TRANS(vftintrm_l_d, ALL, gen_vv, gen_helper_vftintrm_l_d)\n+TRANS(vftint_w_s, ALL, gen_vv, gen_helper_vftint_w_s)\n+TRANS(vftint_l_d, ALL, gen_vv, gen_helper_vftint_l_d)\n+TRANS(vftintrz_wu_s, ALL, gen_vv, gen_helper_vftintrz_wu_s)\n+TRANS(vftintrz_lu_d, ALL, gen_vv, gen_helper_vftintrz_lu_d)\n+TRANS(vftint_wu_s, ALL, gen_vv, gen_helper_vftint_wu_s)\n+TRANS(vftint_lu_d, ALL, gen_vv, gen_helper_vftint_lu_d)\n+TRANS(vftintrne_w_d, ALL, gen_vvv, gen_helper_vftintrne_w_d)\n+TRANS(vftintrz_w_d, ALL, gen_vvv, gen_helper_vftintrz_w_d)\n+TRANS(vftintrp_w_d, ALL, gen_vvv, gen_helper_vftintrp_w_d)\n+TRANS(vftintrm_w_d, ALL, gen_vvv, gen_helper_vftintrm_w_d)\n+TRANS(vftint_w_d, ALL, gen_vvv, gen_helper_vftint_w_d)\n+TRANS(vftintrnel_l_s, ALL, gen_vv, gen_helper_vftintrnel_l_s)\n+TRANS(vftintrneh_l_s, ALL, gen_vv, gen_helper_vftintrneh_l_s)\n+TRANS(vftintrzl_l_s, ALL, gen_vv, gen_helper_vftintrzl_l_s)\n+TRANS(vftintrzh_l_s, ALL, gen_vv, gen_helper_vftintrzh_l_s)\n+TRANS(vftintrpl_l_s, ALL, gen_vv, gen_helper_vftintrpl_l_s)\n+TRANS(vftintrph_l_s, ALL, gen_vv, gen_helper_vftintrph_l_s)\n+TRANS(vftintrml_l_s, ALL, gen_vv, gen_helper_vftintrml_l_s)\n+TRANS(vftintrmh_l_s, ALL, gen_vv, gen_helper_vftintrmh_l_s)\n+TRANS(vftintl_l_s, ALL, gen_vv, gen_helper_vftintl_l_s)\n+TRANS(vftinth_l_s, ALL, gen_vv, gen_helper_vftinth_l_s)\n+\n+TRANS(vffint_s_w, ALL, gen_vv, gen_helper_vffint_s_w)\n+TRANS(vffint_d_l, ALL, gen_vv, gen_helper_vffint_d_l)\n+TRANS(vffint_s_wu, ALL, gen_vv, gen_helper_vffint_s_wu)\n+TRANS(vffint_d_lu, ALL, gen_vv, gen_helper_vffint_d_lu)\n+TRANS(vffintl_d_w, ALL, gen_vv, gen_helper_vffintl_d_w)\n+TRANS(vffinth_d_w, ALL, gen_vv, gen_helper_vffinth_d_w)\n+TRANS(vffint_s_l, ALL, gen_vvv, gen_helper_vffint_s_l)\n \n static bool do_cmp(DisasContext *ctx, arg_vvv *a, MemOp mop, TCGCond cond)\n {\n@@ -3823,48 +3823,48 @@ static bool do_## NAME ##_u(DisasContext *ctx, arg_vv_i *a, MemOp mop) \\\n DO_CMPI_U(vslei)\n DO_CMPI_U(vslti)\n \n-TRANS(vseq_b, do_cmp, MO_8, TCG_COND_EQ)\n-TRANS(vseq_h, do_cmp, MO_16, TCG_COND_EQ)\n-TRANS(vseq_w, do_cmp, MO_32, TCG_COND_EQ)\n-TRANS(vseq_d, do_cmp, MO_64, TCG_COND_EQ)\n-TRANS(vseqi_b, do_vseqi_s, MO_8)\n-TRANS(vseqi_h, do_vseqi_s, MO_16)\n-TRANS(vseqi_w, do_vseqi_s, MO_32)\n-TRANS(vseqi_d, do_vseqi_s, MO_64)\n-\n-TRANS(vsle_b, do_cmp, MO_8, TCG_COND_LE)\n-TRANS(vsle_h, do_cmp, MO_16, TCG_COND_LE)\n-TRANS(vsle_w, do_cmp, MO_32, TCG_COND_LE)\n-TRANS(vsle_d, do_cmp, MO_64, TCG_COND_LE)\n-TRANS(vslei_b, do_vslei_s, MO_8)\n-TRANS(vslei_h, do_vslei_s, MO_16)\n-TRANS(vslei_w, do_vslei_s, MO_32)\n-TRANS(vslei_d, do_vslei_s, MO_64)\n-TRANS(vsle_bu, do_cmp, MO_8, TCG_COND_LEU)\n-TRANS(vsle_hu, do_cmp, MO_16, TCG_COND_LEU)\n-TRANS(vsle_wu, do_cmp, MO_32, TCG_COND_LEU)\n-TRANS(vsle_du, do_cmp, MO_64, TCG_COND_LEU)\n-TRANS(vslei_bu, do_vslei_u, MO_8)\n-TRANS(vslei_hu, do_vslei_u, MO_16)\n-TRANS(vslei_wu, do_vslei_u, MO_32)\n-TRANS(vslei_du, do_vslei_u, MO_64)\n-\n-TRANS(vslt_b, do_cmp, MO_8, TCG_COND_LT)\n-TRANS(vslt_h, do_cmp, MO_16, TCG_COND_LT)\n-TRANS(vslt_w, do_cmp, MO_32, TCG_COND_LT)\n-TRANS(vslt_d, do_cmp, MO_64, TCG_COND_LT)\n-TRANS(vslti_b, do_vslti_s, MO_8)\n-TRANS(vslti_h, do_vslti_s, MO_16)\n-TRANS(vslti_w, do_vslti_s, MO_32)\n-TRANS(vslti_d, do_vslti_s, MO_64)\n-TRANS(vslt_bu, do_cmp, MO_8, TCG_COND_LTU)\n-TRANS(vslt_hu, do_cmp, MO_16, TCG_COND_LTU)\n-TRANS(vslt_wu, do_cmp, MO_32, TCG_COND_LTU)\n-TRANS(vslt_du, do_cmp, MO_64, TCG_COND_LTU)\n-TRANS(vslti_bu, do_vslti_u, MO_8)\n-TRANS(vslti_hu, do_vslti_u, MO_16)\n-TRANS(vslti_wu, do_vslti_u, MO_32)\n-TRANS(vslti_du, do_vslti_u, MO_64)\n+TRANS(vseq_b, ALL, do_cmp, MO_8, TCG_COND_EQ)\n+TRANS(vseq_h, ALL, do_cmp, MO_16, TCG_COND_EQ)\n+TRANS(vseq_w, ALL, do_cmp, MO_32, TCG_COND_EQ)\n+TRANS(vseq_d, ALL, do_cmp, MO_64, TCG_COND_EQ)\n+TRANS(vseqi_b, ALL, do_vseqi_s, MO_8)\n+TRANS(vseqi_h, ALL, do_vseqi_s, MO_16)\n+TRANS(vseqi_w, ALL, do_vseqi_s, MO_32)\n+TRANS(vseqi_d, ALL, do_vseqi_s, MO_64)\n+\n+TRANS(vsle_b, ALL, do_cmp, MO_8, TCG_COND_LE)\n+TRANS(vsle_h, ALL, do_cmp, MO_16, TCG_COND_LE)\n+TRANS(vsle_w, ALL, do_cmp, MO_32, TCG_COND_LE)\n+TRANS(vsle_d, ALL, do_cmp, MO_64, TCG_COND_LE)\n+TRANS(vslei_b, ALL, do_vslei_s, MO_8)\n+TRANS(vslei_h, ALL, do_vslei_s, MO_16)\n+TRANS(vslei_w, ALL, do_vslei_s, MO_32)\n+TRANS(vslei_d, ALL, do_vslei_s, MO_64)\n+TRANS(vsle_bu, ALL, do_cmp, MO_8, TCG_COND_LEU)\n+TRANS(vsle_hu, ALL, do_cmp, MO_16, TCG_COND_LEU)\n+TRANS(vsle_wu, ALL, do_cmp, MO_32, TCG_COND_LEU)\n+TRANS(vsle_du, ALL, do_cmp, MO_64, TCG_COND_LEU)\n+TRANS(vslei_bu, ALL, do_vslei_u, MO_8)\n+TRANS(vslei_hu, ALL, do_vslei_u, MO_16)\n+TRANS(vslei_wu, ALL, do_vslei_u, MO_32)\n+TRANS(vslei_du, ALL, do_vslei_u, MO_64)\n+\n+TRANS(vslt_b, ALL, do_cmp, MO_8, TCG_COND_LT)\n+TRANS(vslt_h, ALL, do_cmp, MO_16, TCG_COND_LT)\n+TRANS(vslt_w, ALL, do_cmp, MO_32, TCG_COND_LT)\n+TRANS(vslt_d, ALL, do_cmp, MO_64, TCG_COND_LT)\n+TRANS(vslti_b, ALL, do_vslti_s, MO_8)\n+TRANS(vslti_h, ALL, do_vslti_s, MO_16)\n+TRANS(vslti_w, ALL, do_vslti_s, MO_32)\n+TRANS(vslti_d, ALL, do_vslti_s, MO_64)\n+TRANS(vslt_bu, ALL, do_cmp, MO_8, TCG_COND_LTU)\n+TRANS(vslt_hu, ALL, do_cmp, MO_16, TCG_COND_LTU)\n+TRANS(vslt_wu, ALL, do_cmp, MO_32, TCG_COND_LTU)\n+TRANS(vslt_du, ALL, do_cmp, MO_64, TCG_COND_LTU)\n+TRANS(vslti_bu, ALL, do_vslti_u, MO_8)\n+TRANS(vslti_hu, ALL, do_vslti_u, MO_16)\n+TRANS(vslti_wu, ALL, do_vslti_u, MO_32)\n+TRANS(vslti_du, ALL, do_vslti_u, MO_64)\n \n static bool trans_vfcmp_cond_s(DisasContext *ctx, arg_vvv_fcond *a)\n {\n@@ -3952,14 +3952,14 @@ static bool trans_## NAME (DisasContext *ctx, arg_cv *a) \\\n VSET(vseteqz_v, TCG_COND_EQ)\n VSET(vsetnez_v, TCG_COND_NE)\n \n-TRANS(vsetanyeqz_b, gen_cv, gen_helper_vsetanyeqz_b)\n-TRANS(vsetanyeqz_h, gen_cv, gen_helper_vsetanyeqz_h)\n-TRANS(vsetanyeqz_w, gen_cv, gen_helper_vsetanyeqz_w)\n-TRANS(vsetanyeqz_d, gen_cv, gen_helper_vsetanyeqz_d)\n-TRANS(vsetallnez_b, gen_cv, gen_helper_vsetallnez_b)\n-TRANS(vsetallnez_h, gen_cv, gen_helper_vsetallnez_h)\n-TRANS(vsetallnez_w, gen_cv, gen_helper_vsetallnez_w)\n-TRANS(vsetallnez_d, gen_cv, gen_helper_vsetallnez_d)\n+TRANS(vsetanyeqz_b, ALL, gen_cv, gen_helper_vsetanyeqz_b)\n+TRANS(vsetanyeqz_h, ALL, gen_cv, gen_helper_vsetanyeqz_h)\n+TRANS(vsetanyeqz_w, ALL, gen_cv, gen_helper_vsetanyeqz_w)\n+TRANS(vsetanyeqz_d, ALL, gen_cv, gen_helper_vsetanyeqz_d)\n+TRANS(vsetallnez_b, ALL, gen_cv, gen_helper_vsetallnez_b)\n+TRANS(vsetallnez_h, ALL, gen_cv, gen_helper_vsetallnez_h)\n+TRANS(vsetallnez_w, ALL, gen_cv, gen_helper_vsetallnez_w)\n+TRANS(vsetallnez_d, ALL, gen_cv, gen_helper_vsetallnez_d)\n \n static bool trans_vinsgr2vr_b(DisasContext *ctx, arg_vr_i *a)\n {\n@@ -4079,10 +4079,10 @@ static bool gvec_dup(DisasContext *ctx, arg_vr *a, MemOp mop)\n return true;\n }\n \n-TRANS(vreplgr2vr_b, gvec_dup, MO_8)\n-TRANS(vreplgr2vr_h, gvec_dup, MO_16)\n-TRANS(vreplgr2vr_w, gvec_dup, MO_32)\n-TRANS(vreplgr2vr_d, gvec_dup, MO_64)\n+TRANS(vreplgr2vr_b, ALL, gvec_dup, MO_8)\n+TRANS(vreplgr2vr_h, ALL, gvec_dup, MO_16)\n+TRANS(vreplgr2vr_w, ALL, gvec_dup, MO_32)\n+TRANS(vreplgr2vr_d, ALL, gvec_dup, MO_64)\n \n static bool trans_vreplvei_b(DisasContext *ctx, arg_vv_i *a)\n {\n@@ -4145,10 +4145,10 @@ static bool gen_vreplve(DisasContext *ctx, arg_vvr *a, int vece, int bit,\n return true;\n }\n \n-TRANS(vreplve_b, gen_vreplve, MO_8, 8, tcg_gen_ld8u_i64)\n-TRANS(vreplve_h, gen_vreplve, MO_16, 16, tcg_gen_ld16u_i64)\n-TRANS(vreplve_w, gen_vreplve, MO_32, 32, tcg_gen_ld32u_i64)\n-TRANS(vreplve_d, gen_vreplve, MO_64, 64, tcg_gen_ld_i64)\n+TRANS(vreplve_b, ALL, gen_vreplve, MO_8, 8, tcg_gen_ld8u_i64)\n+TRANS(vreplve_h, ALL, gen_vreplve, MO_16, 16, tcg_gen_ld16u_i64)\n+TRANS(vreplve_w, ALL, gen_vreplve, MO_32, 32, tcg_gen_ld32u_i64)\n+TRANS(vreplve_d, ALL, gen_vreplve, MO_64, 64, tcg_gen_ld_i64)\n \n static bool trans_vbsll_v(DisasContext *ctx, arg_vv_i *a)\n {\n@@ -4210,48 +4210,48 @@ static bool trans_vbsrl_v(DisasContext *ctx, arg_vv_i *a)\n return true;\n }\n \n-TRANS(vpackev_b, gen_vvv, gen_helper_vpackev_b)\n-TRANS(vpackev_h, gen_vvv, gen_helper_vpackev_h)\n-TRANS(vpackev_w, gen_vvv, gen_helper_vpackev_w)\n-TRANS(vpackev_d, gen_vvv, gen_helper_vpackev_d)\n-TRANS(vpackod_b, gen_vvv, gen_helper_vpackod_b)\n-TRANS(vpackod_h, gen_vvv, gen_helper_vpackod_h)\n-TRANS(vpackod_w, gen_vvv, gen_helper_vpackod_w)\n-TRANS(vpackod_d, gen_vvv, gen_helper_vpackod_d)\n-\n-TRANS(vpickev_b, gen_vvv, gen_helper_vpickev_b)\n-TRANS(vpickev_h, gen_vvv, gen_helper_vpickev_h)\n-TRANS(vpickev_w, gen_vvv, gen_helper_vpickev_w)\n-TRANS(vpickev_d, gen_vvv, gen_helper_vpickev_d)\n-TRANS(vpickod_b, gen_vvv, gen_helper_vpickod_b)\n-TRANS(vpickod_h, gen_vvv, gen_helper_vpickod_h)\n-TRANS(vpickod_w, gen_vvv, gen_helper_vpickod_w)\n-TRANS(vpickod_d, gen_vvv, gen_helper_vpickod_d)\n-\n-TRANS(vilvl_b, gen_vvv, gen_helper_vilvl_b)\n-TRANS(vilvl_h, gen_vvv, gen_helper_vilvl_h)\n-TRANS(vilvl_w, gen_vvv, gen_helper_vilvl_w)\n-TRANS(vilvl_d, gen_vvv, gen_helper_vilvl_d)\n-TRANS(vilvh_b, gen_vvv, gen_helper_vilvh_b)\n-TRANS(vilvh_h, gen_vvv, gen_helper_vilvh_h)\n-TRANS(vilvh_w, gen_vvv, gen_helper_vilvh_w)\n-TRANS(vilvh_d, gen_vvv, gen_helper_vilvh_d)\n-\n-TRANS(vshuf_b, gen_vvvv, gen_helper_vshuf_b)\n-TRANS(vshuf_h, gen_vvv, gen_helper_vshuf_h)\n-TRANS(vshuf_w, gen_vvv, gen_helper_vshuf_w)\n-TRANS(vshuf_d, gen_vvv, gen_helper_vshuf_d)\n-TRANS(vshuf4i_b, gen_vv_i, gen_helper_vshuf4i_b)\n-TRANS(vshuf4i_h, gen_vv_i, gen_helper_vshuf4i_h)\n-TRANS(vshuf4i_w, gen_vv_i, gen_helper_vshuf4i_w)\n-TRANS(vshuf4i_d, gen_vv_i, gen_helper_vshuf4i_d)\n-\n-TRANS(vpermi_w, gen_vv_i, gen_helper_vpermi_w)\n-\n-TRANS(vextrins_b, gen_vv_i, gen_helper_vextrins_b)\n-TRANS(vextrins_h, gen_vv_i, gen_helper_vextrins_h)\n-TRANS(vextrins_w, gen_vv_i, gen_helper_vextrins_w)\n-TRANS(vextrins_d, gen_vv_i, gen_helper_vextrins_d)\n+TRANS(vpackev_b, ALL, gen_vvv, gen_helper_vpackev_b)\n+TRANS(vpackev_h, ALL, gen_vvv, gen_helper_vpackev_h)\n+TRANS(vpackev_w, ALL, gen_vvv, gen_helper_vpackev_w)\n+TRANS(vpackev_d, ALL, gen_vvv, gen_helper_vpackev_d)\n+TRANS(vpackod_b, ALL, gen_vvv, gen_helper_vpackod_b)\n+TRANS(vpackod_h, ALL, gen_vvv, gen_helper_vpackod_h)\n+TRANS(vpackod_w, ALL, gen_vvv, gen_helper_vpackod_w)\n+TRANS(vpackod_d, ALL, gen_vvv, gen_helper_vpackod_d)\n+\n+TRANS(vpickev_b, ALL, gen_vvv, gen_helper_vpickev_b)\n+TRANS(vpickev_h, ALL, gen_vvv, gen_helper_vpickev_h)\n+TRANS(vpickev_w, ALL, gen_vvv, gen_helper_vpickev_w)\n+TRANS(vpickev_d, ALL, gen_vvv, gen_helper_vpickev_d)\n+TRANS(vpickod_b, ALL, gen_vvv, gen_helper_vpickod_b)\n+TRANS(vpickod_h, ALL, gen_vvv, gen_helper_vpickod_h)\n+TRANS(vpickod_w, ALL, gen_vvv, gen_helper_vpickod_w)\n+TRANS(vpickod_d, ALL, gen_vvv, gen_helper_vpickod_d)\n+\n+TRANS(vilvl_b, ALL, gen_vvv, gen_helper_vilvl_b)\n+TRANS(vilvl_h, ALL, gen_vvv, gen_helper_vilvl_h)\n+TRANS(vilvl_w, ALL, gen_vvv, gen_helper_vilvl_w)\n+TRANS(vilvl_d, ALL, gen_vvv, gen_helper_vilvl_d)\n+TRANS(vilvh_b, ALL, gen_vvv, gen_helper_vilvh_b)\n+TRANS(vilvh_h, ALL, gen_vvv, gen_helper_vilvh_h)\n+TRANS(vilvh_w, ALL, gen_vvv, gen_helper_vilvh_w)\n+TRANS(vilvh_d, ALL, gen_vvv, gen_helper_vilvh_d)\n+\n+TRANS(vshuf_b, ALL, gen_vvvv, gen_helper_vshuf_b)\n+TRANS(vshuf_h, ALL, gen_vvv, gen_helper_vshuf_h)\n+TRANS(vshuf_w, ALL, gen_vvv, gen_helper_vshuf_w)\n+TRANS(vshuf_d, ALL, gen_vvv, gen_helper_vshuf_d)\n+TRANS(vshuf4i_b, ALL, gen_vv_i, gen_helper_vshuf4i_b)\n+TRANS(vshuf4i_h, ALL, gen_vv_i, gen_helper_vshuf4i_h)\n+TRANS(vshuf4i_w, ALL, gen_vv_i, gen_helper_vshuf4i_w)\n+TRANS(vshuf4i_d, ALL, gen_vv_i, gen_helper_vshuf4i_d)\n+\n+TRANS(vpermi_w, ALL, gen_vv_i, gen_helper_vpermi_w)\n+\n+TRANS(vextrins_b, ALL, gen_vv_i, gen_helper_vextrins_b)\n+TRANS(vextrins_h, ALL, gen_vv_i, gen_helper_vextrins_h)\n+TRANS(vextrins_w, ALL, gen_vv_i, gen_helper_vextrins_w)\n+TRANS(vextrins_d, ALL, gen_vv_i, gen_helper_vextrins_d)\n \n static bool trans_vld(DisasContext *ctx, arg_vr_i *a)\n {\ndiff --git a/target/loongarch/insn_trans/trans_memory.c.inc b/target/loongarch/insn_trans/trans_memory.c.inc\nindex 88953f0ab0..ad6a4b006d 100644\n--- a/target/loongarch/insn_trans/trans_memory.c.inc\n+++ b/target/loongarch/insn_trans/trans_memory.c.inc\n@@ -145,45 +145,45 @@ static bool gen_stptr(DisasContext *ctx, arg_rr_i *a, MemOp mop)\n return true;\n }\n \n-TRANS(ld_b, gen_load, MO_SB)\n-TRANS(ld_h, gen_load, MO_TESW)\n-TRANS(ld_w, gen_load, MO_TESL)\n-TRANS(ld_d, gen_load, MO_TEUQ)\n-TRANS(st_b, gen_store, MO_UB)\n-TRANS(st_h, gen_store, MO_TEUW)\n-TRANS(st_w, gen_store, MO_TEUL)\n-TRANS(st_d, gen_store, MO_TEUQ)\n-TRANS(ld_bu, gen_load, MO_UB)\n-TRANS(ld_hu, gen_load, MO_TEUW)\n-TRANS(ld_wu, gen_load, MO_TEUL)\n-TRANS(ldx_b, gen_loadx, MO_SB)\n-TRANS(ldx_h, gen_loadx, MO_TESW)\n-TRANS(ldx_w, gen_loadx, MO_TESL)\n-TRANS(ldx_d, gen_loadx, MO_TEUQ)\n-TRANS(stx_b, gen_storex, MO_UB)\n-TRANS(stx_h, gen_storex, MO_TEUW)\n-TRANS(stx_w, gen_storex, MO_TEUL)\n-TRANS(stx_d, gen_storex, MO_TEUQ)\n-TRANS(ldx_bu, gen_loadx, MO_UB)\n-TRANS(ldx_hu, gen_loadx, MO_TEUW)\n-TRANS(ldx_wu, gen_loadx, MO_TEUL)\n-TRANS(ldptr_w, gen_ldptr, MO_TESL)\n-TRANS(stptr_w, gen_stptr, MO_TEUL)\n-TRANS(ldptr_d, gen_ldptr, MO_TEUQ)\n-TRANS(stptr_d, gen_stptr, MO_TEUQ)\n-TRANS(ldgt_b, gen_load_gt, MO_SB)\n-TRANS(ldgt_h, gen_load_gt, MO_TESW)\n-TRANS(ldgt_w, gen_load_gt, MO_TESL)\n-TRANS(ldgt_d, gen_load_gt, MO_TEUQ)\n-TRANS(ldle_b, gen_load_le, MO_SB)\n-TRANS(ldle_h, gen_load_le, MO_TESW)\n-TRANS(ldle_w, gen_load_le, MO_TESL)\n-TRANS(ldle_d, gen_load_le, MO_TEUQ)\n-TRANS(stgt_b, gen_store_gt, MO_UB)\n-TRANS(stgt_h, gen_store_gt, MO_TEUW)\n-TRANS(stgt_w, gen_store_gt, MO_TEUL)\n-TRANS(stgt_d, gen_store_gt, MO_TEUQ)\n-TRANS(stle_b, gen_store_le, MO_UB)\n-TRANS(stle_h, gen_store_le, MO_TEUW)\n-TRANS(stle_w, gen_store_le, MO_TEUL)\n-TRANS(stle_d, gen_store_le, MO_TEUQ)\n+TRANS(ld_b, ALL, gen_load, MO_SB)\n+TRANS(ld_h, ALL, gen_load, MO_TESW)\n+TRANS(ld_w, ALL, gen_load, MO_TESL)\n+TRANS(ld_d, ALL, gen_load, MO_TEUQ)\n+TRANS(st_b, ALL, gen_store, MO_UB)\n+TRANS(st_h, ALL, gen_store, MO_TEUW)\n+TRANS(st_w, ALL, gen_store, MO_TEUL)\n+TRANS(st_d, ALL, gen_store, MO_TEUQ)\n+TRANS(ld_bu, ALL, gen_load, MO_UB)\n+TRANS(ld_hu, ALL, gen_load, MO_TEUW)\n+TRANS(ld_wu, ALL, gen_load, MO_TEUL)\n+TRANS(ldx_b, ALL, gen_loadx, MO_SB)\n+TRANS(ldx_h, ALL, gen_loadx, MO_TESW)\n+TRANS(ldx_w, ALL, gen_loadx, MO_TESL)\n+TRANS(ldx_d, ALL, gen_loadx, MO_TEUQ)\n+TRANS(stx_b, ALL, gen_storex, MO_UB)\n+TRANS(stx_h, ALL, gen_storex, MO_TEUW)\n+TRANS(stx_w, ALL, gen_storex, MO_TEUL)\n+TRANS(stx_d, ALL, gen_storex, MO_TEUQ)\n+TRANS(ldx_bu, ALL, gen_loadx, MO_UB)\n+TRANS(ldx_hu, ALL, gen_loadx, MO_TEUW)\n+TRANS(ldx_wu, ALL, gen_loadx, MO_TEUL)\n+TRANS(ldptr_w, ALL, gen_ldptr, MO_TESL)\n+TRANS(stptr_w, ALL, gen_stptr, MO_TEUL)\n+TRANS(ldptr_d, ALL, gen_ldptr, MO_TEUQ)\n+TRANS(stptr_d, ALL, gen_stptr, MO_TEUQ)\n+TRANS(ldgt_b, ALL, gen_load_gt, MO_SB)\n+TRANS(ldgt_h, ALL, gen_load_gt, MO_TESW)\n+TRANS(ldgt_w, ALL, gen_load_gt, MO_TESL)\n+TRANS(ldgt_d, ALL, gen_load_gt, MO_TEUQ)\n+TRANS(ldle_b, ALL, gen_load_le, MO_SB)\n+TRANS(ldle_h, ALL, gen_load_le, MO_TESW)\n+TRANS(ldle_w, ALL, gen_load_le, MO_TESL)\n+TRANS(ldle_d, ALL, gen_load_le, MO_TEUQ)\n+TRANS(stgt_b, ALL, gen_store_gt, MO_UB)\n+TRANS(stgt_h, ALL, gen_store_gt, MO_TEUW)\n+TRANS(stgt_w, ALL, gen_store_gt, MO_TEUL)\n+TRANS(stgt_d, ALL, gen_store_gt, MO_TEUQ)\n+TRANS(stle_b, ALL, gen_store_le, MO_UB)\n+TRANS(stle_h, ALL, gen_store_le, MO_TEUW)\n+TRANS(stle_w, ALL, gen_store_le, MO_TEUL)\n+TRANS(stle_d, ALL, gen_store_le, MO_TEUQ)\ndiff --git a/target/loongarch/insn_trans/trans_privileged.c.inc b/target/loongarch/insn_trans/trans_privileged.c.inc\nindex 9c9de090f0..684ff547a7 100644\n--- a/target/loongarch/insn_trans/trans_privileged.c.inc\n+++ b/target/loongarch/insn_trans/trans_privileged.c.inc\n@@ -312,14 +312,14 @@ static bool gen_iocsrwr(DisasContext *ctx, arg_rr *a,\n return true;\n }\n \n-TRANS(iocsrrd_b, gen_iocsrrd, gen_helper_iocsrrd_b)\n-TRANS(iocsrrd_h, gen_iocsrrd, gen_helper_iocsrrd_h)\n-TRANS(iocsrrd_w, gen_iocsrrd, gen_helper_iocsrrd_w)\n-TRANS(iocsrrd_d, gen_iocsrrd, gen_helper_iocsrrd_d)\n-TRANS(iocsrwr_b, gen_iocsrwr, gen_helper_iocsrwr_b)\n-TRANS(iocsrwr_h, gen_iocsrwr, gen_helper_iocsrwr_h)\n-TRANS(iocsrwr_w, gen_iocsrwr, gen_helper_iocsrwr_w)\n-TRANS(iocsrwr_d, gen_iocsrwr, gen_helper_iocsrwr_d)\n+TRANS(iocsrrd_b, ALL, gen_iocsrrd, gen_helper_iocsrrd_b)\n+TRANS(iocsrrd_h, ALL, gen_iocsrrd, gen_helper_iocsrrd_h)\n+TRANS(iocsrrd_w, ALL, gen_iocsrrd, gen_helper_iocsrrd_w)\n+TRANS(iocsrrd_d, ALL, gen_iocsrrd, gen_helper_iocsrrd_d)\n+TRANS(iocsrwr_b, ALL, gen_iocsrwr, gen_helper_iocsrwr_b)\n+TRANS(iocsrwr_h, ALL, gen_iocsrwr, gen_helper_iocsrwr_h)\n+TRANS(iocsrwr_w, ALL, gen_iocsrwr, gen_helper_iocsrwr_w)\n+TRANS(iocsrwr_d, ALL, gen_iocsrwr, gen_helper_iocsrwr_d)\n \n static void check_mmu_idx(DisasContext *ctx)\n {\ndiff --git a/target/loongarch/insn_trans/trans_shift.c.inc b/target/loongarch/insn_trans/trans_shift.c.inc\nindex bf5428a2ba..849759b94b 100644\n--- a/target/loongarch/insn_trans/trans_shift.c.inc\n+++ b/target/loongarch/insn_trans/trans_shift.c.inc\n@@ -78,18 +78,18 @@ static bool trans_srai_w(DisasContext *ctx, arg_srai_w *a)\n return true;\n }\n \n-TRANS(sll_w, gen_rrr, EXT_ZERO, EXT_NONE, EXT_SIGN, gen_sll_w)\n-TRANS(srl_w, gen_rrr, EXT_ZERO, EXT_NONE, EXT_SIGN, gen_srl_w)\n-TRANS(sra_w, gen_rrr, EXT_SIGN, EXT_NONE, EXT_SIGN, gen_sra_w)\n-TRANS(sll_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_sll_d)\n-TRANS(srl_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_srl_d)\n-TRANS(sra_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_sra_d)\n-TRANS(rotr_w, gen_rrr, EXT_ZERO, EXT_NONE, EXT_SIGN, gen_rotr_w)\n-TRANS(rotr_d, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_rotr_d)\n-TRANS(slli_w, gen_rri_c, EXT_NONE, EXT_SIGN, tcg_gen_shli_tl)\n-TRANS(slli_d, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_shli_tl)\n-TRANS(srli_w, gen_rri_c, EXT_ZERO, EXT_SIGN, tcg_gen_shri_tl)\n-TRANS(srli_d, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_shri_tl)\n-TRANS(srai_d, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_sari_tl)\n-TRANS(rotri_w, gen_rri_v, EXT_NONE, EXT_NONE, gen_rotr_w)\n-TRANS(rotri_d, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_rotri_tl)\n+TRANS(sll_w, ALL, gen_rrr, EXT_ZERO, EXT_NONE, EXT_SIGN, gen_sll_w)\n+TRANS(srl_w, ALL, gen_rrr, EXT_ZERO, EXT_NONE, EXT_SIGN, gen_srl_w)\n+TRANS(sra_w, ALL, gen_rrr, EXT_SIGN, EXT_NONE, EXT_SIGN, gen_sra_w)\n+TRANS(sll_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_sll_d)\n+TRANS(srl_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_srl_d)\n+TRANS(sra_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_sra_d)\n+TRANS(rotr_w, ALL, gen_rrr, EXT_ZERO, EXT_NONE, EXT_SIGN, gen_rotr_w)\n+TRANS(rotr_d, ALL, gen_rrr, EXT_NONE, EXT_NONE, EXT_NONE, gen_rotr_d)\n+TRANS(slli_w, ALL, gen_rri_c, EXT_NONE, EXT_SIGN, tcg_gen_shli_tl)\n+TRANS(slli_d, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_shli_tl)\n+TRANS(srli_w, ALL, gen_rri_c, EXT_ZERO, EXT_SIGN, tcg_gen_shri_tl)\n+TRANS(srli_d, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_shri_tl)\n+TRANS(srai_d, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_sari_tl)\n+TRANS(rotri_w, ALL, gen_rri_v, EXT_NONE, EXT_NONE, gen_rotr_w)\n+TRANS(rotri_d, ALL, gen_rri_c, EXT_NONE, EXT_NONE, tcg_gen_rotri_tl)\ndiff --git a/target/loongarch/translate.h b/target/loongarch/translate.h\nindex b6fa5df82d..3c5c746f30 100644\n--- a/target/loongarch/translate.h\n+++ b/target/loongarch/translate.h\n@@ -10,9 +10,11 @@\n \n #include \"exec/translator.h\"\n \n-#define TRANS(NAME, FUNC, ...) \\\n+#define TRANS(NAME, AVAIL, FUNC, ...) \\\n static bool trans_##NAME(DisasContext *ctx, arg_##NAME * a) \\\n- { return FUNC(ctx, a, __VA_ARGS__); }\n+ { return avail_##AVAIL(ctx) && FUNC(ctx, a, __VA_ARGS__); }\n+\n+#define avail_ALL(C) true\n \n /*\n * If an operation is being performed on less than TARGET_LONG_BITS,\n", "prefixes": [ "PULL", "19/31" ] }