Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/1149987/?format=api
{ "id": 1149987, "url": "http://patchwork.ozlabs.org/api/patches/1149987/?format=api", "web_url": "http://patchwork.ozlabs.org/project/uboot/patch/20190820093536.39407-7-Zhiqiang.Hou@nxp.com/", "project": { "id": 18, "url": "http://patchwork.ozlabs.org/api/projects/18/?format=api", "name": "U-Boot", "link_name": "uboot", "list_id": "u-boot.lists.denx.de", "list_email": "u-boot@lists.denx.de", "web_url": null, "scm_url": null, "webscm_url": null, "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20190820093536.39407-7-Zhiqiang.Hou@nxp.com>", "list_archive_url": null, "date": "2019-08-20T09:35:28", "name": "[U-Boot,PATCHv2,06/14] powerpc: Enable device tree support for P1020RDB", "commit_ref": null, "pull_url": null, "state": "awaiting-upstream", "archived": false, "hash": "e8d85cb1947bd62fccafb5eebdc99843c5d07e62", "submitter": { "id": 67929, "url": "http://patchwork.ozlabs.org/api/people/67929/?format=api", "name": "Z.Q. Hou", "email": "zhiqiang.hou@nxp.com" }, "delegate": { "id": 2467, "url": "http://patchwork.ozlabs.org/api/users/2467/?format=api", "username": "prabhu_kush", "first_name": "Prabhakar", "last_name": "Kushwaha", "email": "prabhakar@freescale.com" }, "mbox": "http://patchwork.ozlabs.org/project/uboot/patch/20190820093536.39407-7-Zhiqiang.Hou@nxp.com/mbox/", "series": [ { "id": 126154, "url": "http://patchwork.ozlabs.org/api/series/126154/?format=api", "web_url": "http://patchwork.ozlabs.org/project/uboot/list/?series=126154", "date": "2019-08-20T09:35:22", "name": "powerpc: Enable device tree support", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/126154/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/1149987/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/1149987/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<u-boot-bounces@lists.denx.de>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@bilbo.ozlabs.org", "Authentication-Results": [ "ozlabs.org;\n\tspf=none (mailfrom) smtp.mailfrom=lists.denx.de\n\t(client-ip=81.169.180.215; helo=lists.denx.de;\n\tenvelope-from=u-boot-bounces@lists.denx.de;\n\treceiver=<UNKNOWN>)", "ozlabs.org;\n\tdmarc=fail (p=none dis=none) header.from=nxp.com" ], "Received": [ "from lists.denx.de (dione.denx.de [81.169.180.215])\n\tby ozlabs.org (Postfix) with ESMTP id 46CR0y202lz9sBF\n\tfor <incoming@patchwork.ozlabs.org>;\n\tTue, 20 Aug 2019 19:52:34 +1000 (AEST)", "by lists.denx.de (Postfix, from userid 105)\n\tid CB310C21FA5; Tue, 20 Aug 2019 09:52:13 +0000 (UTC)", "from lists.denx.de (localhost [IPv6:::1])\n\tby lists.denx.de (Postfix) with ESMTP id A8470C21FB5;\n\tTue, 20 Aug 2019 09:46:43 +0000 (UTC)", "by lists.denx.de (Postfix, from userid 105)\n\tid B458BC21F63; Tue, 20 Aug 2019 09:46:00 +0000 (UTC)", "from inva020.nxp.com (inva020.nxp.com [92.121.34.13])\n\tby lists.denx.de (Postfix) with ESMTPS id F2924C21F24\n\tfor <u-boot@lists.denx.de>; Tue, 20 Aug 2019 09:45:56 +0000 (UTC)", "from inva020.nxp.com (localhost [127.0.0.1])\n\tby inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id C287B1A00F8;\n\tTue, 20 Aug 2019 11:45:56 +0200 (CEST)", "from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com\n\t[165.114.16.14])\n\tby inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 4B5631A005B;\n\tTue, 20 Aug 2019 11:45:50 +0200 (CEST)", "from titan.ap.freescale.net (TITAN.ap.freescale.net\n\t[10.192.208.233])\n\tby invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 14DA64031D;\n\tTue, 20 Aug 2019 17:45:37 +0800 (SGT)" ], "X-Spam-Checker-Version": "SpamAssassin 3.4.0 (2014-02-07) on lists.denx.de", "X-Spam-Level": "", "X-Spam-Status": "No, score=0.0 required=5.0 tests=KHOP_BIG_TO_CC\n\tautolearn=unavailable autolearn_force=no version=3.4.0", "From": "Hou Zhiqiang <Zhiqiang.Hou@nxp.com>", "To": "u-boot@lists.denx.de, prabhakar.kushwaha@nxp.com, wd@denx.de,\n\tShengzhou.Liu@nxp.com, priyanka.jain@nxp.com, sjg@chromium.org,\n\tmarek.vasut+renesas@gmail.com, sr@denx.de, jagdish.gediya@nxp.com,\n\tbmeng.cn@gmail.com, york.sun@nxp.com, Jiafei.Pan@nxp.com,\n\tXiaowei.Bao@nxp.com", "Date": "Tue, 20 Aug 2019 09:35:28 +0000", "Message-Id": "<20190820093536.39407-7-Zhiqiang.Hou@nxp.com>", "X-Mailer": "git-send-email 2.9.5", "In-Reply-To": "<20190820093536.39407-1-Zhiqiang.Hou@nxp.com>", "References": "<20190820093536.39407-1-Zhiqiang.Hou@nxp.com>", "X-Virus-Scanned": "ClamAV using ClamSMTP", "Cc": "Hou Zhiqiang <Zhiqiang.Hou@nxp.com>", "Subject": "[U-Boot] [PATCHv2 06/14] powerpc: Enable device tree support for\n\tP1020RDB", "X-BeenThere": "u-boot@lists.denx.de", "X-Mailman-Version": "2.1.18", "Precedence": "list", "List-Id": "U-Boot discussion <u-boot.lists.denx.de>", "List-Unsubscribe": "<https://lists.denx.de/options/u-boot>,\n\t<mailto:u-boot-request@lists.denx.de?subject=unsubscribe>", "List-Archive": "<http://lists.denx.de/pipermail/u-boot/>", "List-Post": "<mailto:u-boot@lists.denx.de>", "List-Help": "<mailto:u-boot-request@lists.denx.de?subject=help>", "List-Subscribe": "<https://lists.denx.de/listinfo/u-boot>,\n\t<mailto:u-boot-request@lists.denx.de?subject=subscribe>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "base64", "Errors-To": "u-boot-bounces@lists.denx.de", "Sender": "\"U-Boot\" <u-boot-bounces@lists.denx.de>" }, "content": "Add device tree for P1020RDB boards and enable CONFIG_OF_CONTROL\nso that device tree can be compiled.\nUpdate board README for device tree usage.\n\nSigned-off-by: Hou Zhiqiang <Zhiqiang.Hou@nxp.com>\n---\nV2:\n - No change.\n\n arch/powerpc/dts/Makefile | 2 ++\n arch/powerpc/dts/e500v2_power_isa.dtsi | 26 +++++++++++++++++++++++\n arch/powerpc/dts/p1020-post.dtsi | 27 ++++++++++++++++++++++++\n arch/powerpc/dts/p1020.dtsi | 31 ++++++++++++++++++++++++++++\n arch/powerpc/dts/p1020rdb-pc.dts | 23 +++++++++++++++++++++\n arch/powerpc/dts/p1020rdb-pc_36b.dts | 23 +++++++++++++++++++++\n arch/powerpc/dts/p1020rdb-pd.dts | 23 +++++++++++++++++++++\n board/freescale/p1_p2_rdb_pc/README | 19 +++++++++++++++++\n configs/P1020RDB-PC_36BIT_NAND_defconfig | 2 ++\n configs/P1020RDB-PC_36BIT_SDCARD_defconfig | 2 ++\n configs/P1020RDB-PC_36BIT_SPIFLASH_defconfig | 2 ++\n configs/P1020RDB-PC_36BIT_defconfig | 3 +++\n configs/P1020RDB-PC_NAND_defconfig | 2 ++\n configs/P1020RDB-PC_SDCARD_defconfig | 2 ++\n configs/P1020RDB-PC_SPIFLASH_defconfig | 2 ++\n configs/P1020RDB-PC_defconfig | 3 +++\n configs/P1020RDB-PD_NAND_defconfig | 2 ++\n configs/P1020RDB-PD_SDCARD_defconfig | 2 ++\n configs/P1020RDB-PD_SPIFLASH_defconfig | 2 ++\n configs/P1020RDB-PD_defconfig | 3 +++\n 20 files changed, 201 insertions(+)\n create mode 100644 arch/powerpc/dts/e500v2_power_isa.dtsi\n create mode 100644 arch/powerpc/dts/p1020-post.dtsi\n create mode 100644 arch/powerpc/dts/p1020.dtsi\n create mode 100644 arch/powerpc/dts/p1020rdb-pc.dts\n create mode 100644 arch/powerpc/dts/p1020rdb-pc_36b.dts\n create mode 100644 arch/powerpc/dts/p1020rdb-pd.dts", "diff": "diff --git a/arch/powerpc/dts/Makefile b/arch/powerpc/dts/Makefile\nindex f0d49aa..3a806bd 100644\n--- a/arch/powerpc/dts/Makefile\n+++ b/arch/powerpc/dts/Makefile\n@@ -1,5 +1,7 @@\n # SPDX-License-Identifier: GPL-2.0+\n \n+dtb-$(CONFIG_TARGET_P1020RDB_PC) += p1020rdb-pc.dtb p1020rdb-pc_36b.dtb\n+dtb-$(CONFIG_TARGET_P1020RDB_PD) += p1020rdb-pd.dtb\n dtb-$(CONFIG_TARGET_T1024RDB) += t1024rdb.dtb\n dtb-$(CONFIG_TARGET_T1042D4RDB) += t1042d4rdb.dtb\n dtb-$(CONFIG_TARGET_T2080QDS) += t2080qds.dtb\ndiff --git a/arch/powerpc/dts/e500v2_power_isa.dtsi b/arch/powerpc/dts/e500v2_power_isa.dtsi\nnew file mode 100644\nindex 0000000..010e8e5\n--- /dev/null\n+++ b/arch/powerpc/dts/e500v2_power_isa.dtsi\n@@ -0,0 +1,26 @@\n+// SPDX-License-Identifier: GPL-2.0+ OR X11\n+/*\n+ * e500v2 Power ISA Device Tree Source (include)\n+ *\n+ * Copyright 2012 Freescale Semiconductor Inc.\n+ * Copyright 2019 NXP\n+ */\n+\n+/ {\n+\tcpus {\n+\t\tpower-isa-version = \"2.03\";\n+\t\tpower-isa-b;\t\t// Base\n+\t\tpower-isa-e;\t\t// Embedded\n+\t\tpower-isa-atb;\t\t// Alternate Time Base\n+\t\tpower-isa-cs;\t\t// Cache Specification\n+\t\tpower-isa-e.le;\t\t// Embedded.Little-Endian\n+\t\tpower-isa-e.pm;\t\t// Embedded.Performance Monitor\n+\t\tpower-isa-ecl;\t\t// Embedded Cache Locking\n+\t\tpower-isa-mmc;\t\t// Memory Coherence\n+\t\tpower-isa-sp;\t\t// Signal Processing Engine\n+\t\tpower-isa-sp.fd;\t// SPE.Embedded Float Scalar Double\n+\t\tpower-isa-sp.fs;\t// SPE.Embedded Float Scalar Single\n+\t\tpower-isa-sp.fv;\t// SPE.Embedded Float Vector\n+\t\tmmu-type = \"power-embedded\";\n+\t};\n+};\ndiff --git a/arch/powerpc/dts/p1020-post.dtsi b/arch/powerpc/dts/p1020-post.dtsi\nnew file mode 100644\nindex 0000000..e1a4f50\n--- /dev/null\n+++ b/arch/powerpc/dts/p1020-post.dtsi\n@@ -0,0 +1,27 @@\n+// SPDX-License-Identifier: GPL-2.0+ OR X11\n+/*\n+ * P1020 Silicon/SoC Device Tree Source (post include)\n+ *\n+ * Copyright 2013 Freescale Semiconductor Inc.\n+ * Copyright 2019 NXP\n+ */\n+\n+&soc {\n+\t#address-cells = <1>;\n+\t#size-cells = <1>;\n+\tdevice_type = \"soc\";\n+\tcompatible = \"fsl,p1020-immr\", \"simple-bus\";\n+\tbus-frequency = <0x0>;\n+\n+\tmpic: pic@40000 {\n+\t\tinterrupt-controller;\n+\t\t#address-cells = <0>;\n+\t\t#interrupt-cells = <4>;\n+\t\treg = <0x40000 0x40000>;\n+\t\tcompatible = \"fsl,mpic\";\n+\t\tdevice_type = \"open-pic\";\n+\t\tbig-endian;\n+\t\tsingle-cpu-affinity;\n+\t\tlast-interrupt-source = <255>;\n+\t};\n+};\ndiff --git a/arch/powerpc/dts/p1020.dtsi b/arch/powerpc/dts/p1020.dtsi\nnew file mode 100644\nindex 0000000..ee2b6f4\n--- /dev/null\n+++ b/arch/powerpc/dts/p1020.dtsi\n@@ -0,0 +1,31 @@\n+// SPDX-License-Identifier: GPL-2.0+ OR X11\n+/*\n+ * P1020 Silicon/SoC Device Tree Source (pre include)\n+ *\n+ * Copyright 2013 Freescale Semiconductor Inc.\n+ * Copyright 2019 NXP\n+ */\n+\n+/dts-v1/;\n+\n+/include/ \"e500v2_power_isa.dtsi\"\n+\n+/ {\n+\t#address-cells = <2>;\n+\t#size-cells = <2>;\n+\tinterrupt-parent = <&mpic>;\n+\n+\tcpus {\n+\t\t#address-cells = <1>;\n+\t\t#size-cells = <0>;\n+\n+\t\tcpu0: PowerPC,P1020@0 {\n+\t\t\tdevice_type = \"cpu\";\n+\t\t\treg = <0>;\n+\t\t};\n+\t\tcpu1: PowerPC,P1020@1 {\n+\t\t\tdevice_type = \"cpu\";\n+\t\t\treg = <1>;\n+\t\t};\n+\t};\n+};\ndiff --git a/arch/powerpc/dts/p1020rdb-pc.dts b/arch/powerpc/dts/p1020rdb-pc.dts\nnew file mode 100644\nindex 0000000..fd68b8b\n--- /dev/null\n+++ b/arch/powerpc/dts/p1020rdb-pc.dts\n@@ -0,0 +1,23 @@\n+// SPDX-License-Identifier: GPL-2.0+ OR X11\n+/*\n+ * P1020RDB-PC Device Tree Source\n+ *\n+ * Copyright 2013 - 2015 Freescale Semiconductor Inc.\n+ * Copyright 2019 NXP\n+ */\n+\n+/include/ \"p1020.dtsi\"\n+\n+/ {\n+\tmodel = \"fsl,P1020RDB-PC\";\n+\tcompatible = \"fsl,P1020RDB-PC\";\n+\t#address-cells = <2>;\n+\t#size-cells = <2>;\n+\tinterrupt-parent = <&mpic>;\n+\n+\tsoc: soc@ffe00000 {\n+\t\tranges = <0x0 0x0 0xffe00000 0x100000>;\n+\t};\n+};\n+\n+/include/ \"p1020-post.dtsi\"\ndiff --git a/arch/powerpc/dts/p1020rdb-pc_36b.dts b/arch/powerpc/dts/p1020rdb-pc_36b.dts\nnew file mode 100644\nindex 0000000..a23d031\n--- /dev/null\n+++ b/arch/powerpc/dts/p1020rdb-pc_36b.dts\n@@ -0,0 +1,23 @@\n+// SPDX-License-Identifier: GPL-2.0+ OR X11\n+/*\n+ * P1020RDB-PC (36-bit address map) Device Tree Source\n+ *\n+ * Copyright 2013 - 2015 Freescale Semiconductor Inc.\n+ * Copyright 2019 NXP\n+ */\n+\n+/include/ \"p1020.dtsi\"\n+\n+/ {\n+\tmodel = \"fsl,P1020RDB-PC\";\n+\tcompatible = \"fsl,P1020RDB-PC\";\n+\t#address-cells = <2>;\n+\t#size-cells = <2>;\n+\tinterrupt-parent = <&mpic>;\n+\n+\tsoc: soc@fffe00000 {\n+\t\tranges = <0x0 0xf 0xffe00000 0x100000>;\n+\t};\n+};\n+\n+/include/ \"p1020-post.dtsi\"\ndiff --git a/arch/powerpc/dts/p1020rdb-pd.dts b/arch/powerpc/dts/p1020rdb-pd.dts\nnew file mode 100644\nindex 0000000..81f25a3\n--- /dev/null\n+++ b/arch/powerpc/dts/p1020rdb-pd.dts\n@@ -0,0 +1,23 @@\n+// SPDX-License-Identifier: GPL-2.0+ OR X11\n+/*\n+ * P1020RDB-PD Device Tree Source\n+ *\n+ * Copyright 2013 - 2015 Freescale Semiconductor Inc.\n+ * Copyright 2019 NXP\n+ */\n+\n+/include/ \"p1020.dtsi\"\n+\n+/ {\n+\tmodel = \"fsl,P1020RDB-PD\";\n+\tcompatible = \"fsl,P1020RDB-PD\";\n+\t#address-cells = <2>;\n+\t#size-cells = <2>;\n+\tinterrupt-parent = <&mpic>;\n+\n+\tsoc: soc@ffe00000 {\n+\t\tranges = <0x0 0x0 0xffe00000 0x100000>;\n+\t};\n+};\n+\n+/include/ \"p1020-post.dtsi\"\ndiff --git a/board/freescale/p1_p2_rdb_pc/README b/board/freescale/p1_p2_rdb_pc/README\nindex f4cc43f..26902de 100644\n--- a/board/freescale/p1_p2_rdb_pc/README\n+++ b/board/freescale/p1_p2_rdb_pc/README\n@@ -45,3 +45,22 @@ enable QE-TDM for linux kernel, set \"qe;tdm\" in hwconfig. Syntax is as below\n \n 'setenv hwconfig qe' to enable QE UEC/UART and disable Nor-Flash/CPLD.\n 'setenv hwconfig 'qe;tdm'' to enalbe QE TDM and disable Nor-Flash/CPLD.\n+\n+Device tree support and how to enable it for different configs\n+--------------------------------------------------------------\n+Device tree support is available for p1020rdb for below mentioned boot,\n+1. NOR Boot\n+2. NAND Boot\n+3. SD Boot\n+4. SPIFLASH Boot\n+\n+To enable device tree support for other boot, below configs need to be\n+enabled in relative defconfig file,\n+1. CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb\" (Change default device tree name if required)\n+2. CONFIG_OF_CONTROL\n+3. CONFIG_MPC85XX_HAVE_RESET_VECTOR if reset vector is located at\n+ CONFIG_RESET_VECTOR_ADDRESS - 0xffc\n+\n+If device tree support is enabled in defconfig,\n+1. use 'u-boot-with-dtb.bin' for NOR boot.\n+2. use 'u-boot-with-spl.bin' for other boot.\ndiff --git a/configs/P1020RDB-PC_36BIT_NAND_defconfig b/configs/P1020RDB-PC_36BIT_NAND_defconfig\nindex a1b61f9..8fce49d 100644\n--- a/configs/P1020RDB-PC_36BIT_NAND_defconfig\n+++ b/configs/P1020RDB-PC_36BIT_NAND_defconfig\n@@ -7,6 +7,8 @@ CONFIG_SPL=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc_36b\"\n+CONFIG_OF_CONTROL=y\n CONFIG_PHYS_64BIT=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\ndiff --git a/configs/P1020RDB-PC_36BIT_SDCARD_defconfig b/configs/P1020RDB-PC_36BIT_SDCARD_defconfig\nindex c1e4386..80a4a0a 100644\n--- a/configs/P1020RDB-PC_36BIT_SDCARD_defconfig\n+++ b/configs/P1020RDB-PC_36BIT_SDCARD_defconfig\n@@ -8,6 +8,8 @@ CONFIG_SPL=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc_36b\"\n+CONFIG_OF_CONTROL=y\n CONFIG_PHYS_64BIT=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\ndiff --git a/configs/P1020RDB-PC_36BIT_SPIFLASH_defconfig b/configs/P1020RDB-PC_36BIT_SPIFLASH_defconfig\nindex 4c97d99..ee565d4 100644\n--- a/configs/P1020RDB-PC_36BIT_SPIFLASH_defconfig\n+++ b/configs/P1020RDB-PC_36BIT_SPIFLASH_defconfig\n@@ -9,6 +9,8 @@ CONFIG_SPL_SPI_SUPPORT=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc_36b\"\n+CONFIG_OF_CONTROL=y\n CONFIG_PHYS_64BIT=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\ndiff --git a/configs/P1020RDB-PC_36BIT_defconfig b/configs/P1020RDB-PC_36BIT_defconfig\nindex 8ada9bb..7d7c55f 100644\n--- a/configs/P1020RDB-PC_36BIT_defconfig\n+++ b/configs/P1020RDB-PC_36BIT_defconfig\n@@ -1,8 +1,11 @@\n CONFIG_PPC=y\n CONFIG_SYS_TEXT_BASE=0xEFF40000\n CONFIG_MPC85xx=y\n+CONFIG_MPC85XX_HAVE_RESET_VECTOR=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc_36b\"\n+CONFIG_OF_CONTROL=y\n CONFIG_PHYS_64BIT=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\ndiff --git a/configs/P1020RDB-PC_NAND_defconfig b/configs/P1020RDB-PC_NAND_defconfig\nindex 409c7c0..b729089 100644\n--- a/configs/P1020RDB-PC_NAND_defconfig\n+++ b/configs/P1020RDB-PC_NAND_defconfig\n@@ -7,6 +7,8 @@ CONFIG_SPL=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\ndiff --git a/configs/P1020RDB-PC_SDCARD_defconfig b/configs/P1020RDB-PC_SDCARD_defconfig\nindex 1dd5b69..4622efd 100644\n--- a/configs/P1020RDB-PC_SDCARD_defconfig\n+++ b/configs/P1020RDB-PC_SDCARD_defconfig\n@@ -8,6 +8,8 @@ CONFIG_SPL=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\ndiff --git a/configs/P1020RDB-PC_SPIFLASH_defconfig b/configs/P1020RDB-PC_SPIFLASH_defconfig\nindex 5f30b8a..9cd897f 100644\n--- a/configs/P1020RDB-PC_SPIFLASH_defconfig\n+++ b/configs/P1020RDB-PC_SPIFLASH_defconfig\n@@ -9,6 +9,8 @@ CONFIG_SPL_SPI_SUPPORT=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\ndiff --git a/configs/P1020RDB-PC_defconfig b/configs/P1020RDB-PC_defconfig\nindex dec97c4..595ff5f 100644\n--- a/configs/P1020RDB-PC_defconfig\n+++ b/configs/P1020RDB-PC_defconfig\n@@ -1,8 +1,11 @@\n CONFIG_PPC=y\n CONFIG_SYS_TEXT_BASE=0xEFF40000\n CONFIG_MPC85xx=y\n+CONFIG_MPC85XX_HAVE_RESET_VECTOR=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PC=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pc\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\ndiff --git a/configs/P1020RDB-PD_NAND_defconfig b/configs/P1020RDB-PD_NAND_defconfig\nindex 1d7fa4d..b45122d 100644\n--- a/configs/P1020RDB-PD_NAND_defconfig\n+++ b/configs/P1020RDB-PD_NAND_defconfig\n@@ -7,6 +7,8 @@ CONFIG_SPL=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PD=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pd\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\ndiff --git a/configs/P1020RDB-PD_SDCARD_defconfig b/configs/P1020RDB-PD_SDCARD_defconfig\nindex 137527b..c559879 100644\n--- a/configs/P1020RDB-PD_SDCARD_defconfig\n+++ b/configs/P1020RDB-PD_SDCARD_defconfig\n@@ -8,6 +8,8 @@ CONFIG_SPL=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PD=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pd\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\ndiff --git a/configs/P1020RDB-PD_SPIFLASH_defconfig b/configs/P1020RDB-PD_SPIFLASH_defconfig\nindex a822d44..1de88fc 100644\n--- a/configs/P1020RDB-PD_SPIFLASH_defconfig\n+++ b/configs/P1020RDB-PD_SPIFLASH_defconfig\n@@ -9,6 +9,8 @@ CONFIG_SPL_SPI_SUPPORT=y\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n CONFIG_TARGET_P1020RDB_PD=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pd\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\ndiff --git a/configs/P1020RDB-PD_defconfig b/configs/P1020RDB-PD_defconfig\nindex 0f25faf..0963553 100644\n--- a/configs/P1020RDB-PD_defconfig\n+++ b/configs/P1020RDB-PD_defconfig\n@@ -2,7 +2,10 @@ CONFIG_PPC=y\n CONFIG_SYS_TEXT_BASE=0xEFF40000\n CONFIG_MPC85xx=y\n # CONFIG_CMD_ERRATA is not set\n+CONFIG_MPC85XX_HAVE_RESET_VECTOR=y\n CONFIG_TARGET_P1020RDB_PD=y\n+CONFIG_DEFAULT_DEVICE_TREE=\"p1020rdb-pd\"\n+CONFIG_OF_CONTROL=y\n CONFIG_FIT=y\n CONFIG_FIT_VERBOSE=y\n CONFIG_OF_BOARD_SETUP=y\n", "prefixes": [ "U-Boot", "PATCHv2", "06/14" ] }