Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/1080849/?format=api
{ "id": 1080849, "url": "http://patchwork.ozlabs.org/api/patches/1080849/?format=api", "web_url": "http://patchwork.ozlabs.org/project/uboot/patch/20190408101708.23251-3-Zhiqiang.Hou@nxp.com/", "project": { "id": 18, "url": "http://patchwork.ozlabs.org/api/projects/18/?format=api", "name": "U-Boot", "link_name": "uboot", "list_id": "u-boot.lists.denx.de", "list_email": "u-boot@lists.denx.de", "web_url": null, "scm_url": null, "webscm_url": null, "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20190408101708.23251-3-Zhiqiang.Hou@nxp.com>", "list_archive_url": null, "date": "2019-04-08T10:15:37", "name": "[U-Boot,PATCHv5,2/8] armv8: fsl-layerscpae: correct the PCIe controllers' region size", "commit_ref": null, "pull_url": null, "state": "accepted", "archived": false, "hash": "1b92331596aed3498ac751ecc33847cbac94f165", "submitter": { "id": 67929, "url": "http://patchwork.ozlabs.org/api/people/67929/?format=api", "name": "Z.Q. Hou", "email": "zhiqiang.hou@nxp.com" }, "delegate": { "id": 2467, "url": "http://patchwork.ozlabs.org/api/users/2467/?format=api", "username": "prabhu_kush", "first_name": "Prabhakar", "last_name": "Kushwaha", "email": "prabhakar@freescale.com" }, "mbox": "http://patchwork.ozlabs.org/project/uboot/patch/20190408101708.23251-3-Zhiqiang.Hou@nxp.com/mbox/", "series": [ { "id": 101447, "url": "http://patchwork.ozlabs.org/api/series/101447/?format=api", "web_url": "http://patchwork.ozlabs.org/project/uboot/list/?series=101447", "date": "2019-04-08T10:15:28", "name": "pci: Add PCIe Gen4 controller driver for NXP Layerscape SoCs", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/101447/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/1080849/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/1080849/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<u-boot-bounces@lists.denx.de>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@bilbo.ozlabs.org", "Authentication-Results": [ "ozlabs.org;\n\tspf=none (mailfrom) smtp.mailfrom=lists.denx.de\n\t(client-ip=81.169.180.215; helo=lists.denx.de;\n\tenvelope-from=u-boot-bounces@lists.denx.de;\n\treceiver=<UNKNOWN>)", "ozlabs.org;\n\tdmarc=fail (p=none dis=none) header.from=nxp.com", "ozlabs.org;\n\tdkim=fail reason=\"signature verification failed\" (1024-bit key;\n\tunprotected) header.d=nxp.com header.i=@nxp.com header.b=\"cOwRuT0Z\";\n\tdkim-atps=neutral", "spf=none (sender IP is )\n\tsmtp.mailfrom=zhiqiang.hou@nxp.com; " ], "Received": [ "from lists.denx.de (dione.denx.de [81.169.180.215])\n\tby ozlabs.org (Postfix) with ESMTP id 44d5v169WTz9sQq\n\tfor <incoming@patchwork.ozlabs.org>;\n\tMon, 8 Apr 2019 20:17:01 +1000 (AEST)", "by lists.denx.de (Postfix, from userid 105)\n\tid 7A83EC21E36; Mon, 8 Apr 2019 10:16:22 +0000 (UTC)", "from lists.denx.de (localhost [IPv6:::1])\n\tby lists.denx.de (Postfix) with ESMTP id 73D4BC21E12;\n\tMon, 8 Apr 2019 10:15:52 +0000 (UTC)", "by lists.denx.de (Postfix, from userid 105)\n\tid BA338C21E77; Mon, 8 Apr 2019 10:15:45 +0000 (UTC)", "from EUR02-AM5-obe.outbound.protection.outlook.com\n\t(mail-eopbgr00069.outbound.protection.outlook.com [40.107.0.69])\n\tby lists.denx.de (Postfix) with ESMTPS id 8C7EBC21E79\n\tfor <u-boot@lists.denx.de>; Mon, 8 Apr 2019 10:15:39 +0000 (UTC)", "from AM6PR04MB5781.eurprd04.prod.outlook.com (20.179.3.19) by\n\tAM6PR04MB4533.eurprd04.prod.outlook.com (20.177.38.21) with Microsoft\n\tSMTP Server (version=TLS1_2,\n\tcipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id\n\t15.20.1771.16; Mon, 8 Apr 2019 10:15:37 +0000", "from AM6PR04MB5781.eurprd04.prod.outlook.com\n\t([fe80::f9db:ed86:614e:460]) by\n\tAM6PR04MB5781.eurprd04.prod.outlook.com\n\t([fe80::f9db:ed86:614e:460%3]) with mapi id 15.20.1771.014;\n\tMon, 8 Apr 2019 10:15:37 +0000" ], "X-Spam-Checker-Version": "SpamAssassin 3.4.0 (2014-02-07) on lists.denx.de", "X-Spam-Level": "", "X-Spam-Status": "No, score=0.0 required=5.0 tests=SPF_HELO_PASS, T_DKIM_INVALID\n\tautolearn=unavailable autolearn_force=no version=3.4.0", "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector1;\n\th=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n\tbh=AN0CzpLhbNqXMVwe3ZbxHulqQlGvqgapis1ODxXLrhc=;\n\tb=cOwRuT0Zu0WLX/gzVpPBUDsyIvlCeJij60Jd3Ul+tV3gQERhyn2dR+pRRE4UOwProcP8jAMyoWH8Q4szPzoDbA8V6rdQ7b7OzT6aJi3RCLo6NEcjWmAZjxd5jragVVcmFK7cE2fzX/k53WRxSjrhrJu/NWcdgMXzw7xKv9bzhTs=", "From": "\"Z.q. Hou\" <zhiqiang.hou@nxp.com>", "To": "\"u-boot@lists.denx.de\" <u-boot@lists.denx.de>,\n\t\"albert.u.boot@aribaud.net\"\n\t<albert.u.boot@aribaud.net>, Priyanka Jain <priyanka.jain@nxp.com>,\n\tYork Sun <york.sun@nxp.com>,\n\t\"sriram.dash@nxp.com\" <sriram.dash@nxp.com>, \n\t\"yamada.masahiro@socionext.com\" <yamada.masahiro@socionext.com>,\n\tPrabhakar\n\tKushwaha <prabhakar.kushwaha@nxp.com>, Mingkai Hu <mingkai.hu@nxp.com>,\n\t\"M.h. Lian\" <minghuan.lian@nxp.com>,\n\t\"bmeng.cn@gmail.com\" <bmeng.cn@gmail.com>", "Thread-Topic": "[PATCHv5 2/8] armv8: fsl-layerscpae: correct the PCIe\n\tcontrollers' region size", "Thread-Index": "AQHU7fQCTM8QUMt5fke/5Xrh/FFgNQ==", "Date": "Mon, 8 Apr 2019 10:15:37 +0000", "Message-ID": "<20190408101708.23251-3-Zhiqiang.Hou@nxp.com>", "References": "<20190408101708.23251-1-Zhiqiang.Hou@nxp.com>", "In-Reply-To": "<20190408101708.23251-1-Zhiqiang.Hou@nxp.com>", "Accept-Language": "zh-CN, en-US", "Content-Language": "en-US", "X-MS-Has-Attach": "", "X-MS-TNEF-Correlator": "", "x-clientproxiedby": "HK0PR03CA0107.apcprd03.prod.outlook.com\n\t(2603:1096:203:b0::23) To AM6PR04MB5781.eurprd04.prod.outlook.com\n\t(2603:10a6:20b:ad::19)", "authentication-results": [ "ozlabs.org;\n\tspf=none (mailfrom) smtp.mailfrom=lists.denx.de\n\t(client-ip=81.169.180.215; helo=lists.denx.de;\n\tenvelope-from=u-boot-bounces@lists.denx.de;\n\treceiver=<UNKNOWN>)", "ozlabs.org;\n\tdmarc=fail (p=none dis=none) header.from=nxp.com", "ozlabs.org;\n\tdkim=fail reason=\"signature verification failed\" (1024-bit key;\n\tunprotected) header.d=nxp.com header.i=@nxp.com header.b=\"cOwRuT0Z\";\n\tdkim-atps=neutral", "spf=none (sender IP is )\n\tsmtp.mailfrom=zhiqiang.hou@nxp.com; " ], "x-ms-exchange-messagesentrepresentingtype": "1", "x-mailer": "git-send-email 2.17.1", "x-originating-ip": "[119.31.174.73]", "x-ms-publictraffictype": "Email", "x-ms-office365-filtering-correlation-id": "87915a80-6033-44f1-31a8-08d6bc0b24c1", "x-ms-office365-filtering-ht": "Tenant", "x-microsoft-antispam": "BCL:0; PCL:0;\n\tRULEID:(2390118)(7020095)(4652040)(8989299)(5600139)(711020)(4605104)(4618075)(4534185)(4627221)(201703031133081)(201702281549075)(8990200)(2017052603328)(7193020);\n\tSRVR:AM6PR04MB4533; ", "x-ms-traffictypediagnostic": "AM6PR04MB4533:", "x-microsoft-antispam-prvs": "<AM6PR04MB4533FCB8A48557A7B0467009842C0@AM6PR04MB4533.eurprd04.prod.outlook.com>", "x-forefront-prvs": "0001227049", "x-forefront-antispam-report": "SFV:NSPM;\n\tSFS:(10009020)(136003)(39860400002)(396003)(366004)(346002)(376002)(189003)(199004)(186003)(36756003)(11346002)(102836004)(2501003)(316002)(76176011)(6506007)(386003)(25786009)(26005)(52116002)(110136005)(66066001)(68736007)(476003)(8936002)(81166006)(50226002)(81156014)(4326008)(256004)(106356001)(1076003)(71200400001)(71190400001)(105586002)(86362001)(2616005)(2201001)(2906002)(7736002)(8676002)(99286004)(486006)(53936002)(6512007)(6116002)(3846002)(6436002)(446003)(478600001)(6486002)(97736004)(305945005)(14454004)(5660300002)(921003)(1121003);\n\tDIR:OUT; SFP:1101; SCL:1; SRVR:AM6PR04MB4533;\n\tH:AM6PR04MB5781.eurprd04.prod.outlook.com; FPR:; SPF:None; LANG:en;\n\tPTR:InfoNoRecords; MX:1; A:1; ", "received-spf": "None (protection.outlook.com: nxp.com does not designate\n\tpermitted sender hosts)", "x-ms-exchange-senderadcheck": "1", "x-microsoft-antispam-message-info": "dZ/VTu0/h5BNw7AYlvnxMCRfgeBi0PABrW1RyE74D+aBpSkjL61gwpO9ZjptdIwcVNfWIT9cvm6MENteDYBgTEPpU+ImB0UoiGIl5bBsYnxYKVdNmQKhz1LSV2ZsLj/QFdLnyQyZHk3lrxPD6Gko9pWem9Mlslzt2bxLXNBSEfH4dlQ/7vHAMBPet2ppEKeoIeqWB5+OgYQMpbsQDpfW+flG37QDQoptZaT8UI8/S15xtVwp1+QRG0XpgQp0k9vxYWzLc7vSzFwAUM0YGiNoCAU/QGTw+tvlQNVhyBlGTi41TjEZ9Jg8OiIO8MThPBQzlfxzQl2VliStLbVKwgnyxn0PrhN90E5q3Hhi9OodPT4CfOkSMWqBUUVNBTJfqkGT3h9dCJAggQWnk4clSh9Jta8jJbvfGOH6fMmuXSyd+Bc=", "MIME-Version": "1.0", "X-OriginatorOrg": "nxp.com", "X-MS-Exchange-CrossTenant-Network-Message-Id": "87915a80-6033-44f1-31a8-08d6bc0b24c1", "X-MS-Exchange-CrossTenant-originalarrivaltime": "08 Apr 2019 10:15:37.3761\n\t(UTC)", "X-MS-Exchange-CrossTenant-fromentityheader": "Hosted", "X-MS-Exchange-CrossTenant-id": "686ea1d3-bc2b-4c6f-a92c-d99c5c301635", "X-MS-Exchange-CrossTenant-mailboxtype": "HOSTED", "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "AM6PR04MB4533", "Cc": "\"Z.q. Hou\" <zhiqiang.hou@nxp.com>", "Subject": "[U-Boot] [PATCHv5 2/8] armv8: fsl-layerscpae: correct the PCIe\n\tcontrollers' region size", "X-BeenThere": "u-boot@lists.denx.de", "X-Mailman-Version": "2.1.18", "Precedence": "list", "List-Id": "U-Boot discussion <u-boot.lists.denx.de>", "List-Unsubscribe": "<https://lists.denx.de/options/u-boot>,\n\t<mailto:u-boot-request@lists.denx.de?subject=unsubscribe>", "List-Archive": "<http://lists.denx.de/pipermail/u-boot/>", "List-Post": "<mailto:u-boot@lists.denx.de>", "List-Help": "<mailto:u-boot-request@lists.denx.de?subject=help>", "List-Subscribe": "<https://lists.denx.de/listinfo/u-boot>,\n\t<mailto:u-boot-request@lists.denx.de?subject=subscribe>", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "base64", "Errors-To": "u-boot-bounces@lists.denx.de", "Sender": "\"U-Boot\" <u-boot-bounces@lists.denx.de>" }, "content": "From: Hou Zhiqiang <Zhiqiang.Hou@nxp.com>\n\nThe LS2080A has 8GB region for each PCIe controller, while the\nother platforms have 32GB.\n\nSigned-off-by: Hou Zhiqiang <Zhiqiang.Hou@nxp.com>\nReviewed-by: Bin Meng <bmeng.cn@gmail.com>\n---\nV5:\n - No change\n\n arch/arm/include/asm/arch-fsl-layerscape/cpu.h | 7 +++++++\n 1 file changed, 7 insertions(+)", "diff": "diff --git a/arch/arm/include/asm/arch-fsl-layerscape/cpu.h b/arch/arm/include/asm/arch-fsl-layerscape/cpu.h\nindex d62754e045..89124cdb0e 100644\n--- a/arch/arm/include/asm/arch-fsl-layerscape/cpu.h\n+++ b/arch/arm/include/asm/arch-fsl-layerscape/cpu.h\n@@ -34,10 +34,17 @@\n #define CONFIG_SYS_FSL_QBMAN_BASE\t0x818000000\n #define CONFIG_SYS_FSL_QBMAN_SIZE\t0x8000000\n #define CONFIG_SYS_FSL_QBMAN_SIZE_1\t0x4000000\n+#ifdef CONFIG_ARCH_LS2080A\n #define CONFIG_SYS_PCIE1_PHYS_SIZE\t0x200000000\n #define CONFIG_SYS_PCIE2_PHYS_SIZE\t0x200000000\n #define CONFIG_SYS_PCIE3_PHYS_SIZE\t0x200000000\n #define CONFIG_SYS_PCIE4_PHYS_SIZE\t0x200000000\n+#else\n+#define CONFIG_SYS_PCIE1_PHYS_SIZE\t0x800000000\n+#define CONFIG_SYS_PCIE2_PHYS_SIZE\t0x800000000\n+#define CONFIG_SYS_PCIE3_PHYS_SIZE\t0x800000000\n+#define CONFIG_SYS_PCIE4_PHYS_SIZE\t0x800000000\n+#endif\n #define CONFIG_SYS_FSL_WRIOP1_BASE\t0x4300000000\n #define CONFIG_SYS_FSL_WRIOP1_SIZE\t0x100000000\n #define CONFIG_SYS_FSL_AIOP1_BASE\t0x4b00000000\n", "prefixes": [ "U-Boot", "PATCHv5", "2/8" ] }