get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/1.2/patches/2234667/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 2234667,
    "url": "http://patchwork.ozlabs.org/api/1.2/patches/2234667/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260507234413.643512-21-richard.henderson@linaro.org/",
    "project": {
        "id": 14,
        "url": "http://patchwork.ozlabs.org/api/1.2/projects/14/?format=api",
        "name": "QEMU Development",
        "link_name": "qemu-devel",
        "list_id": "qemu-devel.nongnu.org",
        "list_email": "qemu-devel@nongnu.org",
        "web_url": "",
        "scm_url": "",
        "webscm_url": "",
        "list_archive_url": "",
        "list_archive_url_format": "",
        "commit_url_format": ""
    },
    "msgid": "<20260507234413.643512-21-richard.henderson@linaro.org>",
    "list_archive_url": null,
    "date": "2026-05-07T23:43:33",
    "name": "[v4,20/60] target/arm: Split vector-type.h from cpu.h",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "26c1d7f17e59c4323b0f89079f1be8f8b66324c0",
    "submitter": {
        "id": 72104,
        "url": "http://patchwork.ozlabs.org/api/1.2/people/72104/?format=api",
        "name": "Richard Henderson",
        "email": "richard.henderson@linaro.org"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260507234413.643512-21-richard.henderson@linaro.org/mbox/",
    "series": [
        {
            "id": 503296,
            "url": "http://patchwork.ozlabs.org/api/1.2/series/503296/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=503296",
            "date": "2026-05-07T23:43:14",
            "name": "target/arm: Implement FEAT_FP8",
            "version": 4,
            "mbox": "http://patchwork.ozlabs.org/series/503296/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/2234667/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/2234667/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>",
        "X-Original-To": "incoming@patchwork.ozlabs.org",
        "Delivered-To": "patchwork-incoming@legolas.ozlabs.org",
        "Authentication-Results": [
            "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=lI0eHRyx;\n\tdkim-atps=neutral",
            "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)"
        ],
        "Received": [
            "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4gBTVB2xyrz1yCg\n\tfor <incoming@patchwork.ozlabs.org>; Fri, 08 May 2026 09:48:50 +1000 (AEST)",
            "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wL8OW-0000R3-1l; Thu, 07 May 2026 19:44:40 -0400",
            "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wL8OS-0000Ni-Cg\n for qemu-devel@nongnu.org; Thu, 07 May 2026 19:44:36 -0400",
            "from mail-ot1-x336.google.com ([2607:f8b0:4864:20::336])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wL8OQ-00015N-He\n for qemu-devel@nongnu.org; Thu, 07 May 2026 19:44:36 -0400",
            "by mail-ot1-x336.google.com with SMTP id\n 46e09a7af769-7dca4debedaso1461298a34.2\n for <qemu-devel@nongnu.org>; Thu, 07 May 2026 16:44:34 -0700 (PDT)",
            "from stoup.attlocal.net ([2600:381:c938:6375:9641:bbb2:a93a:bb4c])\n by smtp.gmail.com with ESMTPSA id\n 46e09a7af769-7e367d8feb1sm84320a34.23.2026.05.07.16.44.32\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Thu, 07 May 2026 16:44:33 -0700 (PDT)"
        ],
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1778197473; x=1778802273; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=nhUX5xUOMWRVB1/C63w1PD2bSynvzORWNQ1wKLfP1/g=;\n b=lI0eHRyxXT1uyC3E8YL6NbHYc71EgSZVlwyaUaHDp9egYOxrwWiKgHdSloJloNsktu\n sU21XF887gyIuEJH51r761ww+xq6CT6If9jUMy7ytypXDNf+C0wF4AlJJWM2kTrKOovk\n BghNVwasDGyd/0sk49PKTOzS9efiDJz5hW6jKAGWtloJF1jMP4uUeKYjSrAMthKt6leV\n yTVfyGAOgc/NESK76JtVIKRwr3eu8o9i0b3X3TGpcwE9kRP2wofmu1+NP2avEJuWCqTT\n fMrIsS3gQ9qDTW8z+HqnweGyXJrdMdeKRecKTr1OKVkQ61pqIDhF2GIYR5sMoxp6diRP\n DadQ==",
        "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1778197473; x=1778802273;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=nhUX5xUOMWRVB1/C63w1PD2bSynvzORWNQ1wKLfP1/g=;\n b=oMW7XOFtA/uGHydBRDY8u7CeIGGPtIXl51reNSH9HARLtSyPEImKjo/K1mZcwlSoR5\n 06C7NsfxSX/n+RiU8jmIC+zKs4tSz8/qB1GT8UYbBQb3wGuY4C0TBD9oGOMcLfFuuiZ7\n ur2xBSroF6xjsXmnncueKLWQxU13spkRWwAGmerQSlbaKRNbDAf/99W3a1Yn2Fo8Ii1v\n hllxHW+MU12yr3H3KLeqjE/vwASsK27QKUA/XDHFnPkotksvacbFtMeLeGcOr4tY3NJX\n kFe8qUtDfmkXoSUNqOgzi0B2vBOHQbDmEzKQvhwZgdE1RuNI667w/ojETQ742EoaLzaJ\n zHjQ==",
        "X-Gm-Message-State": "AOJu0Yxyl4/aIQs++JdBnaNqWZ+SBnh3VSs7C2tp+FUSYNgzO9Rb2vZQ\n qHfeR99FDLb5/H2rhk7wL/nkuC3nqG6bVg1jLiPhaeqfjqSmjk9uwPDZ0Kw5d5AhzE93GIszc2w\n ylw25",
        "X-Gm-Gg": "AeBDieupe3l3onRMcRsqR9aIY2Xe2oIrqv0xjO1AlR6C718Ie0j24rJieEnejbkPHTn\n k7TQMpB9mMdAUuEJ66ExQX4q9tjcXmCKIRSpnOIGD4ODpXBBIk3975dHG9TmXJXurV2qblXMmFq\n BasINPHfo3xu/vznyn7zMZKpJ53YCPubcDc7YnKPkv+xK0fnpYkRgb7tbY0Agi5Tizxuv9nnXdB\n lum3LY7+mivaqj8FpTADiwzunLWxSl37B0n1FsfYelalan4QUVd2P0YIZ5+PSmnxvssUocApIbw\n yTaU+iETTYpVdN2oaBwmEHemjUI7Q2Oon7i7dMEfvM20FD19TsWnXf0Qs/QU0ylt3aTiZAJfTml\n ++ik6S+WJspWSwNHyE/x4T3JMLarXRFVJcQt6JqwnVEYYdR3twlStIO8C97THV69kJq7N0G7kju\n 5dq4wivRLqs0qpJ+czUsIwHOO/abKoLQy4twKSgR9AJkxKWQ==",
        "X-Received": "by 2002:a05:6830:6d46:b0:7dc:da80:42c3 with SMTP id\n 46e09a7af769-7e1deec854emr6376663a34.1.1778197473410;\n Thu, 07 May 2026 16:44:33 -0700 (PDT)",
        "From": "Richard Henderson <richard.henderson@linaro.org>",
        "To": "qemu-devel@nongnu.org",
        "Cc": "qemu-arm@nongnu.org,\n =?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= <philmd@linaro.org>",
        "Subject": "[PATCH v4 20/60] target/arm: Split vector-type.h from cpu.h",
        "Date": "Thu,  7 May 2026 18:43:33 -0500",
        "Message-ID": "<20260507234413.643512-21-richard.henderson@linaro.org>",
        "X-Mailer": "git-send-email 2.43.0",
        "In-Reply-To": "<20260507234413.643512-1-richard.henderson@linaro.org>",
        "References": "<20260507234413.643512-1-richard.henderson@linaro.org>",
        "MIME-Version": "1.0",
        "Content-Type": "text/plain; charset=UTF-8",
        "Content-Transfer-Encoding": "8bit",
        "Received-SPF": "pass client-ip=2607:f8b0:4864:20::336;\n envelope-from=richard.henderson@linaro.org; helo=mail-ot1-x336.google.com",
        "X-Spam_score_int": "-20",
        "X-Spam_score": "-2.1",
        "X-Spam_bar": "--",
        "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no",
        "X-Spam_action": "no action",
        "X-BeenThere": "qemu-devel@nongnu.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "qemu development <qemu-devel.nongnu.org>",
        "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>",
        "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>",
        "List-Post": "<mailto:qemu-devel@nongnu.org>",
        "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>",
        "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>",
        "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org",
        "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org"
    },
    "content": "We want to be able to reference ARMVectorType etc from\ncommon code, so move it out of cpu.h.\n\nReviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>\nSigned-off-by: Richard Henderson <richard.henderson@linaro.org>\n---\n target/arm/cpu.h         | 38 +---------------------------------\n target/arm/vector-type.h | 44 ++++++++++++++++++++++++++++++++++++++++\n 2 files changed, 45 insertions(+), 37 deletions(-)\n create mode 100644 target/arm/vector-type.h",
    "diff": "diff --git a/target/arm/cpu.h b/target/arm/cpu.h\nindex 24707ac085..5c98a07f70 100644\n--- a/target/arm/cpu.h\n+++ b/target/arm/cpu.h\n@@ -34,6 +34,7 @@\n #include \"target/arm/gtimer.h\"\n #include \"target/arm/cpu-sysregs.h\"\n #include \"target/arm/mmuidx.h\"\n+#include \"target/arm/vector-type.h\"\n \n #define EXCP_UDEF            1   /* undefined instruction */\n #define EXCP_SWI             2   /* software interrupt */\n@@ -139,43 +140,6 @@ typedef struct ARMGenericTimer {\n     uint64_t ctl; /* Timer Control register */\n } ARMGenericTimer;\n \n-/* Define a maximum sized vector register.\n- * For 32-bit, this is a 128-bit NEON/AdvSIMD register.\n- * For 64-bit, this is a 2048-bit SVE register.\n- *\n- * Note that the mapping between S, D, and Q views of the register bank\n- * differs between AArch64 and AArch32.\n- * In AArch32:\n- *  Qn = regs[n].d[1]:regs[n].d[0]\n- *  Dn = regs[n / 2].d[n & 1]\n- *  Sn = regs[n / 4].d[n % 4 / 2],\n- *       bits 31..0 for even n, and bits 63..32 for odd n\n- *       (and regs[16] to regs[31] are inaccessible)\n- * In AArch64:\n- *  Zn = regs[n].d[*]\n- *  Qn = regs[n].d[1]:regs[n].d[0]\n- *  Dn = regs[n].d[0]\n- *  Sn = regs[n].d[0] bits 31..0\n- *  Hn = regs[n].d[0] bits 15..0\n- *\n- * This corresponds to the architecturally defined mapping between\n- * the two execution states, and means we do not need to explicitly\n- * map these registers when changing states.\n- *\n- * Align the data for use with TCG host vector operations.\n- */\n-\n-#define ARM_MAX_VQ    16\n-\n-typedef struct ARMVectorReg {\n-    uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16);\n-} ARMVectorReg;\n-\n-/* In AArch32 mode, predicate registers do not exist at all.  */\n-typedef struct ARMPredicateReg {\n-    uint64_t p[DIV_ROUND_UP(2 * ARM_MAX_VQ, 8)] QEMU_ALIGNED(16);\n-} ARMPredicateReg;\n-\n /* In AArch32 mode, PAC keys do not exist at all.  */\n typedef struct ARMPACKey {\n     uint64_t lo, hi;\ndiff --git a/target/arm/vector-type.h b/target/arm/vector-type.h\nnew file mode 100644\nindex 0000000000..d94c0d986e\n--- /dev/null\n+++ b/target/arm/vector-type.h\n@@ -0,0 +1,44 @@\n+/* SPDX-License-Identifier: GPL-2.0-or-later */\n+\n+#ifndef TARGET_ARM_VECTOR_TYPE_H\n+#define TARGET_ARM_VECTOR_TYPE_H\n+\n+/*\n+ * Define a maximum sized vector register.\n+ * For 32-bit, this is a 128-bit NEON/AdvSIMD register.\n+ * For 64-bit, this is a 2048-bit SVE register.\n+ *\n+ * Note that the mapping between S, D, and Q views of the register bank\n+ * differs between AArch64 and AArch32.\n+ * In AArch32:\n+ *  Qn = regs[n].d[1]:regs[n].d[0]\n+ *  Dn = regs[n / 2].d[n & 1]\n+ *  Sn = regs[n / 4].d[n % 4 / 2],\n+ *       bits 31..0 for even n, and bits 63..32 for odd n\n+ *       (and regs[16] to regs[31] are inaccessible)\n+ * In AArch64:\n+ *  Zn = regs[n].d[*]\n+ *  Qn = regs[n].d[1]:regs[n].d[0]\n+ *  Dn = regs[n].d[0]\n+ *  Sn = regs[n].d[0] bits 31..0\n+ *  Hn = regs[n].d[0] bits 15..0\n+ *\n+ * This corresponds to the architecturally defined mapping between\n+ * the two execution states, and means we do not need to explicitly\n+ * map these registers when changing states.\n+ *\n+ * Align the data for use with TCG host vector operations.\n+ */\n+\n+#define ARM_MAX_VQ    16\n+\n+typedef struct ARMVectorReg {\n+    uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16);\n+} ARMVectorReg;\n+\n+/* In AArch32 mode, predicate registers do not exist at all.  */\n+typedef struct ARMPredicateReg {\n+    uint64_t p[DIV_ROUND_UP(2 * ARM_MAX_VQ, 8)] QEMU_ALIGNED(16);\n+} ARMPredicateReg;\n+\n+#endif\n",
    "prefixes": [
        "v4",
        "20/60"
    ]
}