Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.2/patches/2222405/?format=api
{ "id": 2222405, "url": "http://patchwork.ozlabs.org/api/1.2/patches/2222405/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260411-waveshare-dsi-touch-v2-14-75cdbeac5156@oss.qualcomm.com/", "project": { "id": 42, "url": "http://patchwork.ozlabs.org/api/1.2/projects/42/?format=api", "name": "Linux GPIO development", "link_name": "linux-gpio", "list_id": "linux-gpio.vger.kernel.org", "list_email": "linux-gpio@vger.kernel.org", "web_url": "", "scm_url": "", "webscm_url": "", "list_archive_url": "", "list_archive_url_format": "", "commit_url_format": "" }, "msgid": "<20260411-waveshare-dsi-touch-v2-14-75cdbeac5156@oss.qualcomm.com>", "list_archive_url": null, "date": "2026-04-11T12:10:34", "name": "[v2,14/21] drm/panel: jadard-jd9365da-h3: support Waveshare round DSI panels", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "b68d4ff5f0c0eecd0ceb48f1a8aad724d71755d9", "submitter": { "id": 90483, "url": "http://patchwork.ozlabs.org/api/1.2/people/90483/?format=api", "name": "Dmitry Baryshkov", "email": "dmitry.baryshkov@oss.qualcomm.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260411-waveshare-dsi-touch-v2-14-75cdbeac5156@oss.qualcomm.com/mbox/", "series": [ { "id": 499552, "url": "http://patchwork.ozlabs.org/api/1.2/series/499552/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/list/?series=499552", "date": "2026-04-11T12:10:21", "name": "drm/panel: support Waveshare DSI TOUCH kits", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/499552/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2222405/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2222405/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "\n <linux-gpio+bounces-35044-incoming=patchwork.ozlabs.org@vger.kernel.org>", "X-Original-To": [ "incoming@patchwork.ozlabs.org", "linux-gpio@vger.kernel.org" ], "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=qualcomm.com header.i=@qualcomm.com header.a=rsa-sha256\n header.s=qcppdkim1 header.b=BHwGzk9b;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.a=rsa-sha256 header.s=google header.b=W+0qUv8y;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=vger.kernel.org\n (client-ip=2600:3c0a:e001:db::12fc:5321; helo=sea.lore.kernel.org;\n envelope-from=linux-gpio+bounces-35044-incoming=patchwork.ozlabs.org@vger.kernel.org;\n receiver=patchwork.ozlabs.org)", "smtp.subspace.kernel.org;\n\tdkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com\n header.b=\"BHwGzk9b\";\n\tdkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.b=\"W+0qUv8y\"", "smtp.subspace.kernel.org;\n arc=none smtp.client-ip=205.220.180.131", "smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com", "smtp.subspace.kernel.org;\n spf=pass smtp.mailfrom=oss.qualcomm.com" ], "Received": [ "from sea.lore.kernel.org (sea.lore.kernel.org\n [IPv6:2600:3c0a:e001:db::12fc:5321])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4ftCPW1qCjz1yCx\n\tfor <incoming@patchwork.ozlabs.org>; Sat, 11 Apr 2026 22:18:23 +1000 (AEST)", "from smtp.subspace.kernel.org (conduit.subspace.kernel.org\n [100.90.174.1])\n\tby sea.lore.kernel.org (Postfix) with ESMTP id DB96530BA4AA\n\tfor <incoming@patchwork.ozlabs.org>; Sat, 11 Apr 2026 12:11:43 +0000 (UTC)", "from localhost.localdomain (localhost.localdomain [127.0.0.1])\n\tby smtp.subspace.kernel.org (Postfix) with ESMTP id E71ED35F169;\n\tSat, 11 Apr 2026 12:11:22 +0000 (UTC)", "from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com\n [205.220.180.131])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby smtp.subspace.kernel.org (Postfix) with ESMTPS id B178135E92B\n\tfor <linux-gpio@vger.kernel.org>; Sat, 11 Apr 2026 12:11:20 +0000 (UTC)", "from pps.filterd (m0279872.ppops.net [127.0.0.1])\n\tby mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id\n 63B402DB3909347\n\tfor <linux-gpio@vger.kernel.org>; Sat, 11 Apr 2026 12:11:20 GMT", "from mail-qt1-f200.google.com (mail-qt1-f200.google.com\n [209.85.160.200])\n\tby mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4dfew00ncg-1\n\t(version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT)\n\tfor <linux-gpio@vger.kernel.org>; Sat, 11 Apr 2026 12:11:19 +0000 (GMT)", "by mail-qt1-f200.google.com with SMTP id\n d75a77b69052e-50b802961ecso36156031cf.1\n for <linux-gpio@vger.kernel.org>;\n Sat, 11 Apr 2026 05:11:19 -0700 (PDT)", "from umbar.lan\n (2001-14ba-a073-af00-264b-feff-fe8b-be8a.rev.dnainternet.fi.\n [2001:14ba:a073:af00:264b:feff:fe8b:be8a])\n by smtp.gmail.com with ESMTPSA id\n 38308e7fff4ca-38e495b4e73sm11906291fa.41.2026.04.11.05.11.16\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Sat, 11 Apr 2026 05:11:17 -0700 (PDT)" ], "ARC-Seal": "i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116;\n\tt=1775909482; cv=none;\n b=UbF8ht+t+3PO6g3LLjonkDr0SP/GNb5Aqz+0+AHrPP2D3ILMw7USdQApStMAslQ6WzYAZj/l9U88naavGzwlyEFnq4UBPIaUc1Z2bqWbwDgDhys9+AiqT/kGv/L5EXCUo3jryPEAj+10wEBJ+Up8XC6AmmVgVDAx6C74nv+j4/s=", "ARC-Message-Signature": "i=1; a=rsa-sha256; d=subspace.kernel.org;\n\ts=arc-20240116; t=1775909482; c=relaxed/simple;\n\tbh=01BqkhL4ltxf9UTBykYfGYIBjM3T5bEaoi2x2lYAC68=;\n\th=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References:\n\t In-Reply-To:To:Cc;\n b=EyXxy+lJHkbsz7cr3U4JtmXlM9wMeMkHkTk56xDzdxJ4MU3XlZdiWB8y7J/32FLLzDUEVsMnzDfP32R3cL+uPSuzxSwXJ+NbqDMRptTpYdGlxLUoNIg5vgkvdwHaL3zlTVl3zPY3zbLJyuBb4ReQrABqnF9HvnHL5MPqmNAteAU=", "ARC-Authentication-Results": "i=1; smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com;\n spf=pass smtp.mailfrom=oss.qualcomm.com;\n dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com\n header.b=BHwGzk9b;\n dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.b=W+0qUv8y; arc=none smtp.client-ip=205.220.180.131", "DKIM-Signature": [ "v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h=\n\tcc:content-transfer-encoding:content-type:date:from:in-reply-to\n\t:message-id:mime-version:references:subject:to; s=qcppdkim1; bh=\n\ttW2wH1SEkwyRGozFeJLS/gOD0zhYYxjGM1wCbKw89bo=; b=BHwGzk9bMj+s/yJM\n\tHRydB9q4gqrY3mbh26PNRmjG2tv4Op4h2wzsv+pVObZ/Z1dtiAi5hvZ7q+eFa2ec\n\tzfwmvOLpprQwyt9dggAfkH9imsHwZzmk/v8KePtbM0ncx4c2w2nHM4mSSeb1KIkb\n\tAyModtMr9GXLeHvoLooj9ZDoA/ExwyFGa4Rd1nIVrkJAD/DSUnVwClR7nSVodCbB\n\tFJhNFW9XSm2JCmjPumZWFXwIHhCM6OMQJS/plTei0FybQ9c5tjjyw1VGQpb3h/0R\n\tnWt6dlnqqrpjfYY+a8WhS1Ssjjzuj4AjzZybMiGcFOO8tCVVwEKxliY5xdfgw769\n\tYP25lg==", "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=oss.qualcomm.com; s=google; t=1775909479; x=1776514279;\n darn=vger.kernel.org;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:from:to:cc:subject:date:message-id\n :reply-to;\n bh=tW2wH1SEkwyRGozFeJLS/gOD0zhYYxjGM1wCbKw89bo=;\n b=W+0qUv8y2wX7Mns/5QA+RStksgCKJHbMNIUTHJEbA4C3Xy3Jp2T/7P6iOSkt/fxU5k\n 4n8EDJaYjWkGU0wipBcLoe4EI2TSGKlkcyfS3/H+rs5AkSIHAUS4LmoWbyn9fWVY9v+y\n bVfVX7MmdPZTuf0+6Jd+vpKFHaMpIU5sIfTp0VluRcgq7jJUne7NtHFpj/SsSRi7iTFU\n G6tegaJuzRVDLvUtPolIYifs42XEVbVefact5CfpvJNlkcO/JmGFvKXTIBpZWX/gKE1F\n WHgoAfFLfI/uSh88MPPhxEknw2ijnGpVA3ZRgInROvt5nJfkOHq5MwQiGQKK2eH/3i7D\n 9FyQ==" ], "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775909479; x=1776514279;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to\n :cc:subject:date:message-id:reply-to;\n bh=tW2wH1SEkwyRGozFeJLS/gOD0zhYYxjGM1wCbKw89bo=;\n b=DAuct8I21YbghI7Fpz046N2TFVsw94jtkP1YaIq3K+5Ix+ysaFCBCHcy32v1S0nSZL\n cUE9CTAU1hje0B7rmQZBxDH+rrOYMhpk/elksRseTQfroqmX3E9YE6ntEP8OQ9qaylZx\n HZllUO8vXnZCN77XYKvXgldQq4O208U63K6PqHC9adc+EpaqOtJfWSozWf/lReZLlsEp\n sMpdfqLgubDGAXEFzxRJP7FxuaBZezitPeBOJj7dbInd9PqQnM3T+uiWPVyyv+ATEAGj\n J+T1y7mLz+kYjcF1rzPtjFKTGogeWD/tidmCb6QIgA9NiVuft0bc+n1esI37cLTSlLlY\n QR3w==", "X-Forwarded-Encrypted": "i=1;\n AJvYcCWLEMEWtFbWfcFTzZ9vAih0Y5Wh4a0n2SAXSO/PE9ONW3E8TDVqtzSGpbF7PNXdHVnd7JJ7XEC5I1HM@vger.kernel.org", "X-Gm-Message-State": "AOJu0YxLRFrh/yDwlplE1Z0og0hj5FhAoqWYF7vfrVPv08GY/c8eVRDA\n\t/UDAuHqSpHhzjVG+lTm+USVKtHntHsDO1p5cuYK+fbA2sP86oYfCJfgkDYoHDw68uSJ8qSjpFhM\n\tUobl6g8RyOoLIGHJHAUP+Qu/jTdXCZV0S/j8FuRftRU0kFKAxqc/il205oHuFunvS", "X-Gm-Gg": "AeBDiet41VC7Bdtm5pnxOXWuHRp0ff+hFB8NBHFaHrZXyZVm6TpljI3X+UMxWUKHUoF\n\tIBbn2XlfOO/j5BBxd4/mso+x9BKloe9JPBd5PG3Wv8AZMvTJTnHJsE2vSASOOiv1Ak9W8yOi/uU\n\t7Xy8XuVR3a3hqRmfMYnQ0VWwZ0sKMGCNoHjPtFVhvC5Mpb2z/6cuFH7/7kXFp4xO3vt8JwG5Q/g\n\tWpQuoriB8hqKRFcNtMbMh0MW8BQmuVS96DYYJubLr+zVpx2EwBKyxiuxHRbc1f9UuwUknYEnYlc\n\tIVV0HEKIkUROtfgdfdL1gQQdG0MJDy/RLKpwGUDmD7aalrbPuLOcAcaZE5VfmkDSJUfypqnwPnK\n\t0HMqwfUrmogFdB3DIZjdVcdo2zB6QC5XW7u3lvEn1NDAOygrytHS/Hbu6qMG/4lpyGwdC+nMI5/\n\tEPmb2Khc6bNFq8klJKQmxbxdBP5nTq+zv3hYw=", "X-Received": [ "by 2002:ac8:7e96:0:b0:50b:3e4d:7ffa with SMTP id\n d75a77b69052e-50dd5bdab51mr98801691cf.45.1775909478919;\n Sat, 11 Apr 2026 05:11:18 -0700 (PDT)", "by 2002:ac8:7e96:0:b0:50b:3e4d:7ffa with SMTP id\n d75a77b69052e-50dd5bdab51mr98800971cf.45.1775909478293;\n Sat, 11 Apr 2026 05:11:18 -0700 (PDT)" ], "From": "Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>", "Date": "Sat, 11 Apr 2026 15:10:34 +0300", "Subject": "[PATCH v2 14/21] drm/panel: jadard-jd9365da-h3: support Waveshare\n round DSI panels", "Precedence": "bulk", "X-Mailing-List": "linux-gpio@vger.kernel.org", "List-Id": "<linux-gpio.vger.kernel.org>", "List-Subscribe": "<mailto:linux-gpio+subscribe@vger.kernel.org>", "List-Unsubscribe": "<mailto:linux-gpio+unsubscribe@vger.kernel.org>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "7bit", "Message-Id": "<20260411-waveshare-dsi-touch-v2-14-75cdbeac5156@oss.qualcomm.com>", "References": "<20260411-waveshare-dsi-touch-v2-0-75cdbeac5156@oss.qualcomm.com>", "In-Reply-To": "<20260411-waveshare-dsi-touch-v2-0-75cdbeac5156@oss.qualcomm.com>", "To": "Neil Armstrong <neil.armstrong@linaro.org>,\n Jessica Zhang <jesszhan0024@gmail.com>,\n David Airlie <airlied@gmail.com>, Simona Vetter <simona@ffwll.ch>,\n Maarten Lankhorst <maarten.lankhorst@linux.intel.com>,\n Maxime Ripard <mripard@kernel.org>,\n Thomas Zimmermann <tzimmermann@suse.de>,\n Rob Herring <robh@kernel.org>,\n Krzysztof Kozlowski <krzk+dt@kernel.org>,\n Conor Dooley <conor+dt@kernel.org>,\n Cong Yang <yangcong5@huaqin.corp-partner.google.com>,\n Ondrej Jirman <megi@xff.cz>,\n Javier Martinez Canillas <javierm@redhat.com>,\n Jagan Teki <jagan@edgeble.ai>, Liam Girdwood <lgirdwood@gmail.com>,\n Mark Brown <broonie@kernel.org>, Linus Walleij <linusw@kernel.org>,\n Bartosz Golaszewski <brgl@kernel.org>", "Cc": "dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org,\n linux-kernel@vger.kernel.org, linux-gpio@vger.kernel.org,\n Riccardo Mereu <r.mereu@arduino.cc>", "X-Mailer": "b4 0.15.1", "X-Developer-Signature": "v=1; a=openpgp-sha256; l=24423;\n i=dmitry.baryshkov@oss.qualcomm.com; h=from:subject:message-id;\n bh=01BqkhL4ltxf9UTBykYfGYIBjM3T5bEaoi2x2lYAC68=;\n b=owEBbQGS/pANAwAKAYs8ij4CKSjVAcsmYgBp2jpGRIi+aezur/PHYEf6WugXPNVuTy2fwMpct\n 4T3einfuy6JATMEAAEKAB0WIQRMcISVXLJjVvC4lX+LPIo+Aiko1QUCado6RgAKCRCLPIo+Aiko\n 1R5eB/wO0Q+ty+VaHHvXr/ZZIt2PS3F/0sGb2601A5c1fanbOvvOQIeOGu225gYLvdcfhBQAJP2\n oewie34HtRuG9Z6EmPj0eRKiH1vLxgrJXi3vu8vUnPWhI7yKXzaSW194qetqzq5YI9NXqD/97Ps\n XMiJ4FpP+WBLeTmuu8erVx4Dt4Hg2cPjScVJY5n4PetpYFfWzyVKmwlFeCIKg6q4sDBgT5hX4aF\n vaPLCu40teld3gYiwTIJ/g0lzWrjjkP9U3yPJRmpaOGkXBh1eZc82dqvKeVaI1U06G9YnXHJsFl\n UyDuspeZHe7VML9z91MbcegXkrOxAj2FKJVAfGyCVGWNCaOa", "X-Developer-Key": "i=dmitry.baryshkov@oss.qualcomm.com; a=openpgp;\n fpr=8F88381DD5C873E4AE487DA5199BF1243632046A", "X-Proofpoint-Spam-Details-Enc": "AW1haW4tMjYwNDExMDEwMiBTYWx0ZWRfX2hwGSk4KUsBn\n Xx+FQ21GdbJlNMbnwhLNOZvitU3RsFaqbA3KUrfjneBFtZO0cwJEZWP9fZnBHJQKtAQDbFDZUhs\n buXI6I7Zehn63B/RYaYOmvXjhf/D1wXqGAa61oI/GHXsVTHeWqdk254tdH/eJxfXvvwMir67/eb\n ++04RinC66t/ELrGNdToEo0cchBpgRstpyDmNKd2VFJCUmPKouGZep2y4CzzA8LGXUl+K1/1lxq\n POqLBSv13c8VW66qI1sSeC54Rv1t3me3cTAgzPTy0PQefPrWz2kzN3CJ1Q8Keu7NpgksOw62nzU\n nj2vuRV2K6Vi8Jq/ZpYuSWvaaFvMCjiG0ABwv2whn0ojYCqUCAKG9BhUL35o+SEtfA2etfcM7mT\n kDmHuEfUbv+s3SYThC7E5HySQj9SJ8R6ZV4SpQdmoazrPM3pJlTK2T4PPECx7rZQLwBoi3K6smI\n v47jW6s1KJEZiL0i9jA==", "X-Proofpoint-GUID": "cAvGw6jDhfvynXKkldzXEMWVjldpCOyr", "X-Authority-Analysis": "v=2.4 cv=AofeGu9P c=1 sm=1 tr=0 ts=69da3a67 cx=c_pps\n a=JbAStetqSzwMeJznSMzCyw==:117 a=xqWC_Br6kY4A:10 a=IkcTkHD0fZMA:10\n a=A5OVakUREuEA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22\n a=u7WPNUs3qKkmUXheDGA7:22 a=yx91gb_oNiZeI1HMLzn7:22 a=EUspDBNiAAAA:8\n a=sK-RQuhdBYdXSAti0wYA:9 a=QEXdDO2ut3YA:10 a=uxP6HrT_eTzRwkO_Te1X:22", "X-Proofpoint-ORIG-GUID": "cAvGw6jDhfvynXKkldzXEMWVjldpCOyr", "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49\n definitions=2026-04-11_03,2026-04-09_02,2025-10-01_01", "X-Proofpoint-Spam-Details": "rule=outbound_notspam policy=outbound score=0\n lowpriorityscore=0 bulkscore=0 adultscore=0 phishscore=0 priorityscore=1501\n clxscore=1015 impostorscore=0 suspectscore=0 malwarescore=0 spamscore=0\n classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0\n reason=mlx scancount=1 engine=8.22.0-2604010000 definitions=main-2604110102" }, "content": "Add configuration for Waveshare 3.4\" and 4.0\" round DSI panels using\nJD9365 controller.\n\nTested-by: Riccardo Mereu <r.mereu@arduino.cc>\nSigned-off-by: Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>\n---\n drivers/gpu/drm/panel/panel-jadard-jd9365da-h3.c | 476 +++++++++++++++++++++++\n 1 file changed, 476 insertions(+)", "diff": "diff --git a/drivers/gpu/drm/panel/panel-jadard-jd9365da-h3.c b/drivers/gpu/drm/panel/panel-jadard-jd9365da-h3.c\nindex 11b7e07c1af8..aacb8968cd01 100644\n--- a/drivers/gpu/drm/panel/panel-jadard-jd9365da-h3.c\n+++ b/drivers/gpu/drm/panel/panel-jadard-jd9365da-h3.c\n@@ -1599,6 +1599,474 @@ static const struct jadard_panel_desc taiguan_xti05101_01a_desc = {\n \t.enter_sleep_to_reset_down_delay_ms = 100,\n };\n \n+static int waveshare_3_4_c_init(struct jadard *jadard)\n+{\n+\tstruct mipi_dsi_multi_context dsi_ctx = { .dsi = jadard->dsi };\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x00);\n+\tjadard_enable_standard_cmds(&dsi_ctx);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x00, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x01, 0x41);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x03, 0x10);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x04, 0x44);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x17, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x18, 0xd0);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x19, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1a, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1b, 0xd0);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1c, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x24, 0xfe);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x35, 0x26);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x37, 0x09);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x38, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x39, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3a, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3c, 0x78);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3d, 0xff);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3e, 0xff);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3f, 0xff);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x40, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x41, 0x64);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x42, 0xc7);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x43, 0x18);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x44, 0x0b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x45, 0x14);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x55, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x57, 0x49);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x59, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5a, 0x1b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5b, 0x19);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5d, 0x7f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5e, 0x56);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5f, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x60, 0x37);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x61, 0x33);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x62, 0x25);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x63, 0x2a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x64, 0x16);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x65, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x66, 0x2f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x67, 0x32);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x68, 0x53);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x69, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6a, 0x4c);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6b, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6c, 0x3d);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6d, 0x31);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6e, 0x20);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6f, 0x0f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x70, 0x7f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x71, 0x56);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x72, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x73, 0x37);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x74, 0x33);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x75, 0x25);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x76, 0x2a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x77, 0x16);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x78, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x79, 0x2f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7a, 0x32);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7b, 0x53);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7c, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7d, 0x4c);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7e, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7f, 0x3d);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x80, 0x31);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x81, 0x20);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x82, 0x0f);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x00, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x01, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x02, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x03, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x04, 0x50);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x05, 0x48);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x06, 0x48);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x07, 0x4a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x08, 0x4a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x09, 0x44);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0a, 0x44);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0b, 0x46);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0c, 0x46);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0d, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0e, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0f, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x10, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x11, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x12, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x13, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x14, 0x42);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x15, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x16, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x17, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x18, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x19, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1a, 0x50);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1b, 0x49);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1c, 0x49);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1d, 0x4b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1e, 0x4b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1f, 0x45);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x20, 0x45);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x21, 0x47);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x22, 0x47);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x23, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x24, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x25, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x26, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x27, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x28, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x29, 0x41);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2a, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2b, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2c, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2d, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2e, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2f, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x30, 0x10);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x31, 0x07);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x32, 0x07);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x33, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x34, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x35, 0x0b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x36, 0x0b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x37, 0x09);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x38, 0x09);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x39, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3a, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3b, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3c, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3d, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3e, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3f, 0x03);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x40, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x41, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x42, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x43, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x44, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x45, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x46, 0x10);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x47, 0x06);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x48, 0x06);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x49, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4a, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4b, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4c, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4d, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4e, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4f, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x50, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x51, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x52, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x53, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x54, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x55, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x56, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x57, 0x1f);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x58, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x59, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5a, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5b, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5c, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5d, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5e, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5f, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x60, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x61, 0x03);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x62, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x63, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x64, 0xa6);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x65, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x66, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x67, 0x73);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x68, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x69, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6a, 0x7f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6b, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6c, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6d, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6e, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6f, 0x88);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x75, 0xd9);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x76, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x77, 0x33);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x78, 0x43);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x00);\n+\n+\tmipi_dsi_dcs_exit_sleep_mode_multi(&dsi_ctx);\n+\tmsleep(120);\n+\tmipi_dsi_dcs_set_display_on_multi(&dsi_ctx);\n+\tmsleep(5);\n+\tmipi_dsi_dcs_set_tear_on_multi(&dsi_ctx, MIPI_DSI_DCS_TEAR_MODE_VBLANK);\n+\n+\treturn dsi_ctx.accum_err;\n+}\n+\n+static const struct jadard_panel_desc waveshare_3_4_inch_c_desc = {\n+\t.mode_2ln = &(const struct drm_display_mode) {\n+\t\t.clock\t\t= (800 + 40 + 20 + 20) * (800 + 24 + 4 + 12) * 60 / 1000,\n+\n+\t\t.hdisplay\t= 800,\n+\t\t.hsync_start\t= 800 + 40,\n+\t\t.hsync_end\t= 800 + 40 + 20,\n+\t\t.htotal\t\t= 800 + 40 + 20 + 20,\n+\n+\t\t.vdisplay\t= 800,\n+\t\t.vsync_start\t= 800 + 24,\n+\t\t.vsync_end\t= 800 + 24 + 4,\n+\t\t.vtotal\t\t= 800 + 24 + 4 + 12,\n+\n+\t\t.width_mm\t= 88,\n+\t\t.height_mm\t= 88,\n+\t\t.type\t\t= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,\n+\t},\n+\t.lanes = 2,\n+\t.format = MIPI_DSI_FMT_RGB888,\n+\t.init = waveshare_3_4_c_init,\n+\t.mode_flags = MIPI_DSI_MODE_VIDEO_HSE | MIPI_DSI_MODE_VIDEO |\n+\t\t MIPI_DSI_MODE_LPM | MIPI_DSI_CLOCK_NON_CONTINUOUS,\n+};\n+\n+static int waveshare_4_0_c_init(struct jadard *jadard)\n+{\n+\tstruct mipi_dsi_multi_context dsi_ctx = { .dsi = jadard->dsi };\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x00);\n+\tjadard_enable_standard_cmds(&dsi_ctx);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x00, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x01, 0x41);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x03, 0x10);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x04, 0x44);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x17, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x18, 0xd0);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x19, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1a, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1b, 0xd0);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1c, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x24, 0xfe);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x35, 0x26);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x37, 0x09);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x38, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x39, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3a, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3c, 0x78);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3d, 0xff);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3e, 0xff);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3f, 0xff);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x40, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x41, 0x64);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x42, 0xc7);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x43, 0x18);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x44, 0x0b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x45, 0x14);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x55, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x57, 0x49);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x59, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5a, 0x1b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5b, 0x19);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5d, 0x7f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5e, 0x56);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5f, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x60, 0x37);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x61, 0x33);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x62, 0x25);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x63, 0x2a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x64, 0x16);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x65, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x66, 0x2f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x67, 0x32);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x68, 0x53);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x69, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6a, 0x4c);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6b, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6c, 0x3d);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6d, 0x31);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6e, 0x20);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6f, 0x0f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x70, 0x7f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x71, 0x56);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x72, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x73, 0x37);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x74, 0x33);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x75, 0x25);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x76, 0x2a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x77, 0x16);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x78, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x79, 0x2f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7a, 0x32);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7b, 0x53);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7c, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7d, 0x4c);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7e, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7f, 0x3d);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x80, 0x31);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x81, 0x20);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x82, 0x0f);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x00, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x01, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x02, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x03, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x04, 0x50);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x05, 0x48);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x06, 0x48);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x07, 0x4a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x08, 0x4a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x09, 0x44);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0a, 0x44);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0b, 0x46);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0c, 0x46);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0d, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0e, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0f, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x10, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x11, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x12, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x13, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x14, 0x42);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x15, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x16, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x17, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x18, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x19, 0x5e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1a, 0x50);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1b, 0x49);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1c, 0x49);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1d, 0x4b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1e, 0x4b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x1f, 0x45);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x20, 0x45);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x21, 0x47);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x22, 0x47);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x23, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x24, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x25, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x26, 0x57);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x27, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x28, 0x77);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x29, 0x41);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2a, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2b, 0x5f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2c, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2d, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2e, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2f, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x30, 0x10);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x31, 0x07);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x32, 0x07);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x33, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x34, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x35, 0x0b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x36, 0x0b);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x37, 0x09);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x38, 0x09);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x39, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3a, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3b, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3c, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3d, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3e, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3f, 0x03);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x40, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x41, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x42, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x43, 0x1e);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x44, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x45, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x46, 0x10);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x47, 0x06);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x48, 0x06);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x49, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4a, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4b, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4c, 0x0a);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4d, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4e, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x4f, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x50, 0x1f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x51, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x52, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x53, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x54, 0x17);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x55, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x56, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x57, 0x1f);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x58, 0x40);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x59, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5a, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5b, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5c, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5d, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5e, 0x01);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5f, 0x02);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x60, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x61, 0x03);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x62, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x63, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x64, 0xa6);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x65, 0x43);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x66, 0x30);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x67, 0x73);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x68, 0x05);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x69, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6a, 0x7f);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6b, 0x08);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6c, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6d, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6e, 0x04);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x6f, 0x88);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x75, 0xd9);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x76, 0x00);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x77, 0x33);\n+\tmipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x78, 0x43);\n+\n+\tjd9365da_switch_page(&dsi_ctx, 0x00);\n+\n+\tmipi_dsi_dcs_exit_sleep_mode_multi(&dsi_ctx);\n+\tmsleep(120);\n+\tmipi_dsi_dcs_set_display_on_multi(&dsi_ctx);\n+\tmsleep(5);\n+\tmipi_dsi_dcs_set_tear_on_multi(&dsi_ctx, MIPI_DSI_DCS_TEAR_MODE_VBLANK);\n+\n+\treturn dsi_ctx.accum_err;\n+}\n+\n+static const struct jadard_panel_desc waveshare_4_0_inch_c_desc = {\n+\t.mode_2ln = &(const struct drm_display_mode) {\n+\t\t.clock\t\t= (720 + 40 + 20 + 20) * (720 + 24 + 4 + 12) * 60 / 1000,\n+\n+\t\t.hdisplay\t= 720,\n+\t\t.hsync_start\t= 720 + 40,\n+\t\t.hsync_end\t= 720 + 40 + 20,\n+\t\t.htotal\t\t= 720 + 40 + 20 + 20,\n+\n+\t\t.vdisplay\t= 720,\n+\t\t.vsync_start\t= 720 + 24,\n+\t\t.vsync_end\t= 720 + 24 + 4,\n+\t\t.vtotal\t\t= 720 + 24 + 4 + 12,\n+\n+\t\t.width_mm\t= 88,\n+\t\t.height_mm\t= 88,\n+\t\t.type\t\t= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,\n+\t},\n+\t.lanes = 2,\n+\t.format = MIPI_DSI_FMT_RGB888,\n+\t.init = waveshare_4_0_c_init,\n+\t.mode_flags = MIPI_DSI_MODE_VIDEO_HSE | MIPI_DSI_MODE_VIDEO |\n+\t\t MIPI_DSI_MODE_LPM | MIPI_DSI_CLOCK_NON_CONTINUOUS,\n+};\n+\n static int jadard_dsi_probe(struct mipi_dsi_device *dsi)\n {\n \tstruct device *dev = &dsi->dev;\n@@ -1708,6 +2176,14 @@ static const struct of_device_id jadard_of_match[] = {\n \t\t.compatible = \"taiguanck,xti05101-01a\",\n \t\t.data = &taiguan_xti05101_01a_desc\n \t},\n+\t{\n+\t\t.compatible = \"waveshare,3.4-dsi-touch-c\",\n+\t\t.data = &waveshare_3_4_inch_c_desc\n+\t},\n+\t{\n+\t\t.compatible = \"waveshare,4.0-dsi-touch-c\",\n+\t\t.data = &waveshare_4_0_inch_c_desc\n+\t},\n \t{ /* sentinel */ }\n };\n MODULE_DEVICE_TABLE(of, jadard_of_match);\n", "prefixes": [ "v2", "14/21" ] }