Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2230865/?format=api
{ "id": 2230865, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2230865/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260430-sm6350-lpi-tlmm-v2-2-81d068025b97@fairphone.com/", "project": { "id": 42, "url": "http://patchwork.ozlabs.org/api/1.1/projects/42/?format=api", "name": "Linux GPIO development", "link_name": "linux-gpio", "list_id": "linux-gpio.vger.kernel.org", "list_email": "linux-gpio@vger.kernel.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260430-sm6350-lpi-tlmm-v2-2-81d068025b97@fairphone.com>", "date": "2026-04-30T07:10:42", "name": "[v2,2/5] pinctrl: qcom: lpass-lpi: Add ability to use SPARE_1 for slew control", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "7855d0eef6a5d2fe5cdd6bb77e6c911265e080b3", "submitter": { "id": 83060, "url": "http://patchwork.ozlabs.org/api/1.1/people/83060/?format=api", "name": "Luca Weiss", "email": "luca.weiss@fairphone.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/linux-gpio/patch/20260430-sm6350-lpi-tlmm-v2-2-81d068025b97@fairphone.com/mbox/", "series": [ { "id": 502221, "url": "http://patchwork.ozlabs.org/api/1.1/series/502221/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-gpio/list/?series=502221", "date": "2026-04-30T07:10:40", "name": "Add LPASS LPI pin controller support for SM6350", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/502221/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2230865/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2230865/checks/", "tags": {}, "headers": { "Return-Path": "\n <linux-gpio+bounces-35828-incoming=patchwork.ozlabs.org@vger.kernel.org>", "X-Original-To": [ "incoming@patchwork.ozlabs.org", "linux-gpio@vger.kernel.org" ], "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=fairphone.com header.i=@fairphone.com\n header.a=rsa-sha256 header.s=fair header.b=AwxS28zD;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=vger.kernel.org\n (client-ip=2600:3c0a:e001:db::12fc:5321; helo=sea.lore.kernel.org;\n envelope-from=linux-gpio+bounces-35828-incoming=patchwork.ozlabs.org@vger.kernel.org;\n receiver=patchwork.ozlabs.org)", "smtp.subspace.kernel.org;\n\tdkim=pass (2048-bit key) header.d=fairphone.com header.i=@fairphone.com\n header.b=\"AwxS28zD\"", "smtp.subspace.kernel.org;\n arc=none smtp.client-ip=209.85.128.46", "smtp.subspace.kernel.org;\n dmarc=pass (p=quarantine dis=none) header.from=fairphone.com", "smtp.subspace.kernel.org;\n spf=pass smtp.mailfrom=fairphone.com" ], "Received": [ "from sea.lore.kernel.org (sea.lore.kernel.org\n [IPv6:2600:3c0a:e001:db::12fc:5321])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g5ljt6dGRz1yHv\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 30 Apr 2026 17:12:34 +1000 (AEST)", "from smtp.subspace.kernel.org (conduit.subspace.kernel.org\n [100.90.174.1])\n\tby sea.lore.kernel.org (Postfix) with ESMTP id 2C7853049295\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 30 Apr 2026 07:10:58 +0000 (UTC)", "from localhost.localdomain (localhost.localdomain [127.0.0.1])\n\tby smtp.subspace.kernel.org (Postfix) with ESMTP id 0CC8F3793DA;\n\tThu, 30 Apr 2026 07:10:56 +0000 (UTC)", "from mail-wm1-f46.google.com (mail-wm1-f46.google.com\n [209.85.128.46])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits))\n\t(No client certificate requested)\n\tby smtp.subspace.kernel.org (Postfix) with ESMTPS id AB71539A07B\n\tfor <linux-gpio@vger.kernel.org>; Thu, 30 Apr 2026 07:10:53 +0000 (UTC)", "by mail-wm1-f46.google.com with SMTP id\n 5b1f17b1804b1-488af96f6b2so7263905e9.0\n for <linux-gpio@vger.kernel.org>;\n Thu, 30 Apr 2026 00:10:53 -0700 (PDT)", "from [192.168.178.36] (046124200255.public.t-mobile.at.\n [46.124.200.255])\n by smtp.gmail.com with ESMTPSA id\n 5b1f17b1804b1-48a81ed6b89sm46080825e9.1.2026.04.30.00.10.50\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Thu, 30 Apr 2026 00:10:51 -0700 (PDT)" ], "ARC-Seal": "i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116;\n\tt=1777533055; cv=none;\n b=ir7MQgNwkpiJS1pBNzOgDxUPo2MEEedMG4drJ7QzAqBjbt7JghrOQtkIAV3bUK6sKaVnqeNXx6Ln/3ON4jEgToQKX/9yYbgem8hM8Y08qe/eH7tU9YHAioe3rrDrCzQToAF9Vj8ttbXujJNz23QgQEgAY40q1BUONcoGrIN4Mxc=", "ARC-Message-Signature": "i=1; a=rsa-sha256; d=subspace.kernel.org;\n\ts=arc-20240116; t=1777533055; c=relaxed/simple;\n\tbh=8AL+NQRRa6kPH6NzCfcOC2Llr5owhpqb7+IMEyXnI98=;\n\th=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References:\n\t In-Reply-To:To:Cc;\n b=dwSCJMKioF3meOU1HgAk3P5bW+0txg3gDsSGIbLTSSSnCMD2QC1awnI8smn8nXJR1ctsbrU/5PtBC1g28ZQYSc82rSYcM0joUxU61M/5v7nmswypEynyb8k9kxd3Jzl84pKQBIUZOi+ebNXRIBIdAnp/gOHUK0W1Ox+bgCBkX4o=", "ARC-Authentication-Results": "i=1; smtp.subspace.kernel.org;\n dmarc=pass (p=quarantine dis=none) header.from=fairphone.com;\n spf=pass smtp.mailfrom=fairphone.com;\n dkim=pass (2048-bit key) header.d=fairphone.com header.i=@fairphone.com\n header.b=AwxS28zD; arc=none smtp.client-ip=209.85.128.46", "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=fairphone.com; s=fair; t=1777533052; x=1778137852;\n darn=vger.kernel.org;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:from:to:cc:subject:date:message-id\n :reply-to;\n bh=NTAqoytpCjl9hfv6cX5jUP3f+PX5WWo9Fv2pGJKBaeY=;\n b=AwxS28zDjvWEb+gdh+pfIDPQLtR/0ks+4ylcY4HCnuADJUeHxieOkPwgLJ4M5YEc1r\n 0VPccQ+CIO0h7kHi6TZhL5RvX6PY/wCQni3pImVYDMjP6GskY+X6HJGtkoGkEvechfAL\n sPB6fOKTLi0RPmIU4HmucxVx2R/KTSaw9JqdN7afXDNKI0o9IhULPr98VI0RI6QA02hK\n p09Iwueyg6cgi5Ff57M8eKncpgkmhExebtP6iKOIfrEDy4GBAAL0o5HZzk1yA6CDNO/a\n wK5k+TYCVsc12gqnPc2zRbXjSXUotVAD/2upeKydNhEQ0eH9L6ZGSpbU2mHMmwwTDd+N\n NLfA==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1777533052; x=1778137852;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to\n :cc:subject:date:message-id:reply-to;\n bh=NTAqoytpCjl9hfv6cX5jUP3f+PX5WWo9Fv2pGJKBaeY=;\n b=WyNtRQwL6mZfe1/YqZqbYyZOHuYbnD2qXbCVbd/40v1MU7gtCzsyocGgBkgsTM4TNq\n UnSBSv5Z3k5vazC0B2Oc+j/8MTd2Zfy1a8Ck2a72ebc/DIoeWGfBw/HKhsTELua39fwy\n UOCIn69EdMfNVsJ1cOesxEVBBDWZ2s/owaup+Gxb0gBse2xEq0409n6b/LsX050r+1x7\n x07PGWsiD7PEsUQz6aj0hUwlVVEhFMPjwQvb71RuHdGNP5tpGU5tHUFsFHcQy/4mvsSP\n 2UhVxfq6ht7isFZNWb4H47S+JScXzyAIt3f3MLZaukfjLqPbre7SZz4x1fwiZyGdFhM+\n Mnuw==", "X-Forwarded-Encrypted": "i=1;\n AFNElJ+FhzJLmKzQwQcO6DuEHmEv4xUHcpr2AgjY/Sc44knmVEM5XgyXAqNZbTNpWItWEc/2uGquZs+7FSzm@vger.kernel.org", "X-Gm-Message-State": "AOJu0YxoL2nRTShf+hk0tGaabJkMI38200VXp6S8lUfyYSDAFBP6fI3R\n\tzizzQ4YevPdHzZt7RXHXARkRcX+xpCnU5JFv/PR3SE+HDTRcjRj4zCzchuHobbv6P4s=", "X-Gm-Gg": "AeBDievrsFlul2jsSFhF+P7r0wdc2IDsn/FD+pngGYkkPprRXecP9CBHUhraUFn88Zn\n\teEjdbLFQyfKFXsL1cji8xUtbmsrsBHhS1VBV1CN76p2RbQn5/WzST29pZrTXN7yf3bMG23k2nfI\n\tVHXbQ2it3JYm9D+GGnrkjcWibKaJZUh0AhMcvhLArGtvKQLHbX8LDC3jl1zT39FipPM8sLf1eTA\n\tmbXMSa98Ktc215FQq0pwBoAM+JdIT+Vc0x/rq3ZnqNWTX3w5lLaErVbm5zhzMY5SfbS+xsVBTPF\n\tDLtABoXoODEsdzPjK2b4yZ/A25UZSJX3UNY8UemQ9q6CiFINbFNq/QuvT61LnxE1cHbEn5ZIcdC\n\t5yQX8wg0D0QI/MtRfPU2iCSR6FOkrD12jIOvOgMw3tBFmR8JW8Ay1YyJFb2tHuEZUpL1gi2HeQ3\n\tBaa4cyfo0yWPm7cQcPuz/8K9BomI/1QoVVutjbf6GPa9chOCOaDmvUNiewr8UICi8hlAUYzC/kX\n\tHkkirc0", "X-Received": "by 2002:a05:600c:a593:b0:489:e126:b757 with SMTP id\n 5b1f17b1804b1-48a8447c7dfmr14224895e9.25.1777533052159;\n Thu, 30 Apr 2026 00:10:52 -0700 (PDT)", "From": "Luca Weiss <luca.weiss@fairphone.com>", "Date": "Thu, 30 Apr 2026 09:10:42 +0200", "Subject": "[PATCH v2 2/5] pinctrl: qcom: lpass-lpi: Add ability to use\n SPARE_1 for slew control", "Precedence": "bulk", "X-Mailing-List": "linux-gpio@vger.kernel.org", "List-Id": "<linux-gpio.vger.kernel.org>", "List-Subscribe": "<mailto:linux-gpio+subscribe@vger.kernel.org>", "List-Unsubscribe": "<mailto:linux-gpio+unsubscribe@vger.kernel.org>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "7bit", "Message-Id": "<20260430-sm6350-lpi-tlmm-v2-2-81d068025b97@fairphone.com>", "References": "<20260430-sm6350-lpi-tlmm-v2-0-81d068025b97@fairphone.com>", "In-Reply-To": "<20260430-sm6350-lpi-tlmm-v2-0-81d068025b97@fairphone.com>", "To": "Bjorn Andersson <andersson@kernel.org>,\n Linus Walleij <linusw@kernel.org>, Rob Herring <robh@kernel.org>,\n Krzysztof Kozlowski <krzk+dt@kernel.org>,\n Conor Dooley <conor+dt@kernel.org>, Konrad Dybcio <konradybcio@kernel.org>,\n Srinivas Kandagatla <srinivas.kandagatla@oss.qualcomm.com>", "Cc": "~postmarketos/upstreaming@lists.sr.ht, phone-devel@vger.kernel.org,\n linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org,\n devicetree@vger.kernel.org, linux-kernel@vger.kernel.org,\n Luca Weiss <luca.weiss@fairphone.com>,\n Konrad Dybcio <konrad.dybcio@oss.qualcomm.com>", "X-Mailer": "b4 0.15.2", "X-Developer-Signature": "v=1; a=ed25519-sha256; t=1777533047; l=2676;\n i=luca.weiss@fairphone.com; s=20250611; h=from:subject:message-id;\n bh=8AL+NQRRa6kPH6NzCfcOC2Llr5owhpqb7+IMEyXnI98=;\n b=+MrwYSNWoWi0pZLMiyT+PYWHDz4bMO5KSMD0GqsL/a7Q4KPUi3ktOJmileienxzbK2uLaAs5e\n WIBgh2XEgoJCWbC3JqImBCKNIg8DSDE0HZ/15ncEtwbvPRXvJCQv9LR", "X-Developer-Key": "i=luca.weiss@fairphone.com; a=ed25519;\n pk=O1aw+AAust5lEmgrNJ1Bs7PTY0fEsJm+mdkjExA69q8=" }, "content": "On some platforms like SM6350 (Bitra), some pins have their slew\ncontrolled with the SPARE_1 register. Add support for that.\n\nReviewed-by: Konrad Dybcio <konrad.dybcio@oss.qualcomm.com>\nSigned-off-by: Luca Weiss <luca.weiss@fairphone.com>\n---\n drivers/pinctrl/qcom/pinctrl-lpass-lpi.c | 2 ++\n drivers/pinctrl/qcom/pinctrl-lpass-lpi.h | 20 ++++++++++++++++++++\n 2 files changed, 22 insertions(+)", "diff": "diff --git a/drivers/pinctrl/qcom/pinctrl-lpass-lpi.c b/drivers/pinctrl/qcom/pinctrl-lpass-lpi.c\nindex 76aed3296279..15ced5027579 100644\n--- a/drivers/pinctrl/qcom/pinctrl-lpass-lpi.c\n+++ b/drivers/pinctrl/qcom/pinctrl-lpass-lpi.c\n@@ -220,6 +220,8 @@ static int lpi_config_set_slew_rate(struct lpi_pinctrl *pctrl,\n \n \tif (pctrl->data->flags & LPI_FLAG_SLEW_RATE_SAME_REG)\n \t\treg = pctrl->tlmm_base + LPI_TLMM_REG_OFFSET * group + LPI_GPIO_CFG_REG;\n+\telse if (g->slew_base_spare_1)\n+\t\treg = pctrl->slew_base + LPI_SPARE_1_REG;\n \telse\n \t\treg = pctrl->slew_base + LPI_SLEW_RATE_CTL_REG;\n \ndiff --git a/drivers/pinctrl/qcom/pinctrl-lpass-lpi.h b/drivers/pinctrl/qcom/pinctrl-lpass-lpi.h\nindex f48368492861..6ba0c4eba984 100644\n--- a/drivers/pinctrl/qcom/pinctrl-lpass-lpi.h\n+++ b/drivers/pinctrl/qcom/pinctrl-lpass-lpi.h\n@@ -16,6 +16,7 @@ struct platform_device;\n struct pinctrl_pin_desc;\n \n #define LPI_SLEW_RATE_CTL_REG\t0xa000\n+#define LPI_SPARE_1_REG\t\t0xc000\n #define LPI_TLMM_REG_OFFSET\t\t0x1000\n #define LPI_SLEW_RATE_MAX\t\t0x03\n #define LPI_SLEW_BITS_SIZE\t\t0x02\n@@ -47,6 +48,7 @@ struct pinctrl_pin_desc;\n \t{\t\t\t\t\t\t\\\n \t\t.pin = id,\t\t\t\t\\\n \t\t.slew_offset = soff,\t\t\t\\\n+\t\t.slew_base_spare_1 = false,\t\t\\\n \t\t.funcs = (int[]){\t\t\t\\\n \t\t\tLPI_MUX_gpio,\t\t\t\\\n \t\t\tLPI_MUX_##f1,\t\t\t\\\n@@ -62,6 +64,7 @@ struct pinctrl_pin_desc;\n \t{\t\t\t\t\t\t\t\\\n \t\t.pin = id,\t\t\t\t\t\\\n \t\t.slew_offset = soff,\t\t\t\t\\\n+\t\t.slew_base_spare_1 = false,\t\t\t\\\n \t\t.funcs = (int[]){\t\t\t\t\\\n \t\t\tLPI_MUX_gpio,\t\t\t\t\\\n \t\t\tLPI_MUX_##f1,\t\t\t\t\\\n@@ -73,6 +76,22 @@ struct pinctrl_pin_desc;\n \t\t.pin_offset = poff,\t\t\t\t\\\n \t}\n \n+#define LPI_PINGROUP_SLEW_SPARE_1(id, soff, f1, f2, f3, f4)\t\\\n+\t{\t\t\t\t\t\t\t\\\n+\t\t.pin = id,\t\t\t\t\t\\\n+\t\t.slew_offset = soff,\t\t\t\t\\\n+\t\t.slew_base_spare_1 = true,\t\t\t\\\n+\t\t.funcs = (int[]){\t\t\t\t\\\n+\t\t\tLPI_MUX_gpio,\t\t\t\t\\\n+\t\t\tLPI_MUX_##f1,\t\t\t\t\\\n+\t\t\tLPI_MUX_##f2,\t\t\t\t\\\n+\t\t\tLPI_MUX_##f3,\t\t\t\t\\\n+\t\t\tLPI_MUX_##f4,\t\t\t\t\\\n+\t\t},\t\t\t\t\t\t\\\n+\t\t.nfuncs = 5,\t\t\t\t\t\\\n+\t\t.pin_offset = 0,\t\t\t\t\\\n+\t}\n+\n /*\n * Slew rate control is done in the same register as rest of the\n * pin configuration.\n@@ -87,6 +106,7 @@ struct lpi_pingroup {\n \tunsigned int *funcs;\n \tunsigned int nfuncs;\n \tunsigned int pin_offset;\n+\tbool slew_base_spare_1;\n };\n \n struct lpi_function {\n", "prefixes": [ "v2", "2/5" ] }