Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2230752/?format=api
{ "id": 2230752, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2230752/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260430002046.59739-23-richard.henderson@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260430002046.59739-23-richard.henderson@linaro.org>", "date": "2026-04-30T00:20:21", "name": "[v3,22/47] target/arm: Implement BF1CVT, BF1CVTLT, BF2CVT, BF2CVTLT for SVE", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "b5515306e15612214197dec6316e62548bedfd26", "submitter": { "id": 72104, "url": "http://patchwork.ozlabs.org/api/1.1/people/72104/?format=api", "name": "Richard Henderson", "email": "richard.henderson@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260430002046.59739-23-richard.henderson@linaro.org/mbox/", "series": [ { "id": 502175, "url": "http://patchwork.ozlabs.org/api/1.1/series/502175/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=502175", "date": "2026-04-30T00:20:06", "name": "target/arm: Implement FEAT_FP8", "version": 3, "mbox": "http://patchwork.ozlabs.org/series/502175/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2230752/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2230752/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=CRDscYEu;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g5Zjm2d42z1yHv\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 30 Apr 2026 10:26:52 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wIFAH-00074M-4C; Wed, 29 Apr 2026 20:22:01 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wIFA0-0006pB-44\n for qemu-devel@nongnu.org; Wed, 29 Apr 2026 20:21:49 -0400", "from mail-pf1-x434.google.com ([2607:f8b0:4864:20::434])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wIF9y-0006Mn-CC\n for qemu-devel@nongnu.org; Wed, 29 Apr 2026 20:21:43 -0400", "by mail-pf1-x434.google.com with SMTP id\n d2e1a72fcca58-82418b0178cso197124b3a.1\n for <qemu-devel@nongnu.org>; Wed, 29 Apr 2026 17:21:41 -0700 (PDT)", "from stoup.. ([180.233.125.15]) by smtp.gmail.com with ESMTPSA id\n d2e1a72fcca58-834ed5cd3b8sm3461727b3a.16.2026.04.29.17.21.39\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Wed, 29 Apr 2026 17:21:40 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1777508501; x=1778113301; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=WO6c7Ev0QOAz+gpCM4MJrP6PDuccGS4481ICnmoGQSI=;\n b=CRDscYEuPCs5vyevU3yrv6imb5VGsZxhKDXlwdKNJ8u2oN/9UjibgnDGd2QQm0SLA4\n OS5OFEuupoJD9TR5bq/iyV9mG0Go2MIEz7EeSNx6/oinZsbkl9+X8bNY2kgunPpnXqXq\n 0+kpA7QacmE8OwhhslF8/aS/hbTcWhiX/3t7ns5POrjk2wY95EjnCtDLW82OSoxa4VZ6\n Cr2iqmntknew/1jcFv5bA3gEvu7yqUymnm+UzEvaD3R6zLHb+egPJyG7/Oq7NPSJqBfl\n vEo5JzuxvKqdnwXYOqpbIHsEYN3qglPukJUnQouRMivATGu0iLmBk2ljvnKp3a29T/rI\n f5dQ==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1777508501; x=1778113301;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=WO6c7Ev0QOAz+gpCM4MJrP6PDuccGS4481ICnmoGQSI=;\n b=KA3ODTiYUha8N/T7ucyfxPUa3vMazifIjQUvDihpkmtjat3gQnW4cHZge6Dv9EDFgo\n /0meeJpO8vafXu6cfEPyNMlm6+j6ng/aZQ0GwKfhtoMRd16HpEa07j2VDgSltE+2RIwz\n kT0MCQqdSeUErEZ3gLtQkYqncSFLcW4Y7JzOR2otG6BIp2UlTUp8saVcOAT8bZILyB88\n 4iAtK5/xNEdShBEjtmdqwqx6xCvpIotVCSOp2Ox9BfnG0Wj1BbHwsJcVHuZrkbWAhiuR\n qBthyRLUrwXQ7ULRRpW2MUfk0r7xcawnzbH8hPk12ZZfsdRqqLo3ZEFJ2s/WlWlDRdH0\n SACA==", "X-Gm-Message-State": "AOJu0YxZqgQbOTdqglMQzswrvbwF7qLWeywfMKJ8H+7dNSfkgqJHSzVF\n cMquAQmgbZIHlKNZwB7qa7ZzqJwuJnM2I5JBOaOSpj/xtXyPOi53IjsH2zU7Y/NY0dqvdObbQKU\n TDfHwmrU=", "X-Gm-Gg": "AeBDieuTAb1Xo88Lo2lQqNhct6DwQalNsjdW+1utqqyTYIcf/fzxqtW8SC13wObifxb\n nCvy5tumy498F/H9QBgx6ceiW0pYeUIEvzl6hFSpv4iVUMnqeb8qbTwVm8d+8lHbZqtuQiz4jHE\n lXGvgrsNfN9mxZhaoR2l5ZO/17+UQltxvem3x1KAxd+3e7bA5FW4YT+PWyFvQWfF7h0AcLfyA5E\n GSHcELKZUHLrigXqqKrVMnIhSWWjm+LKs0evnhvL1NhzV++hCjiVsqI2Z1APrUF7MGv3uM4orEK\n 6RDCnn4JNU45W5AIMIF705KNZu89HxUsX1W4iJfdbStoHaKuEYUW5KIg+EAVHzEeR9osJB02cIF\n 3WExQTbwcgb7NJ/xkSy1wAVybo3/jtLpB8D46QXoKOU5UQUU0I1AbW/mlJmbpkzeBpjk59qopQB\n C++y9qitb7HP3fP8omPaiY9esPX9qCF9fUN8jbXyW/", "X-Received": "by 2002:a05:6a00:1f19:b0:82f:6e7:152d with SMTP id\n d2e1a72fcca58-834fdb6d5f3mr771581b3a.21.1777508500689;\n Wed, 29 Apr 2026 17:21:40 -0700 (PDT)", "From": "Richard Henderson <richard.henderson@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "qemu-arm@nongnu.org", "Subject": "[PATCH v3 22/47] target/arm: Implement BF1CVT, BF1CVTLT, BF2CVT,\n BF2CVTLT for SVE", "Date": "Thu, 30 Apr 2026 10:20:21 +1000", "Message-ID": "<20260430002046.59739-23-richard.henderson@linaro.org>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260430002046.59739-1-richard.henderson@linaro.org>", "References": "<20260430002046.59739-1-richard.henderson@linaro.org>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2607:f8b0:4864:20::434;\n envelope-from=richard.henderson@linaro.org; helo=mail-pf1-x434.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Signed-off-by: Richard Henderson <richard.henderson@linaro.org>\n---\n target/arm/cpu-features.h | 6 ++++++\n target/arm/tcg/helper-fp8-defs.h | 1 +\n target/arm/tcg/fp8_helper.c | 28 ++++++++++++++++++++++++++++\n target/arm/tcg/translate-sve.c | 23 +++++++++++++++++++++++\n target/arm/tcg/sve.decode | 6 ++++++\n 5 files changed, 64 insertions(+)", "diff": "diff --git a/target/arm/cpu-features.h b/target/arm/cpu-features.h\nindex 104e36b3ae..334ff480bc 100644\n--- a/target/arm/cpu-features.h\n+++ b/target/arm/cpu-features.h\n@@ -1629,6 +1629,12 @@ isar_feature_aa64_sme2_or_sve2_faminmax(const ARMISARegisters *id)\n return isar_feature_aa64_sme2_or_sve2(id) && isar_feature_aa64_faminmax(id);\n }\n \n+static inline bool\n+isar_feature_aa64_sme2_or_sve2_f8cvt(const ARMISARegisters *id)\n+{\n+ return isar_feature_aa64_sme2_or_sve2(id) && isar_feature_aa64_f8cvt(id);\n+}\n+\n /*\n * Feature tests for \"does this exist in either 32-bit or 64-bit?\"\n */\ndiff --git a/target/arm/tcg/helper-fp8-defs.h b/target/arm/tcg/helper-fp8-defs.h\nindex 0caaf63749..18ff483bb0 100644\n--- a/target/arm/tcg/helper-fp8-defs.h\n+++ b/target/arm/tcg/helper-fp8-defs.h\n@@ -4,3 +4,4 @@\n */\n \n DEF_HELPER_FLAGS_4(advsimd_bfcvtl, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n+DEF_HELPER_FLAGS_4(sve2_bfcvt, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\ndiff --git a/target/arm/tcg/fp8_helper.c b/target/arm/tcg/fp8_helper.c\nindex 5566550205..a4c7c44e6f 100644\n--- a/target/arm/tcg/fp8_helper.c\n+++ b/target/arm/tcg/fp8_helper.c\n@@ -136,3 +136,31 @@ void HELPER(advsimd_bfcvtl)(void *vd, void *vn, CPUARMState *env, uint32_t desc)\n fp8_finish(env, &ctx);\n clear_tail(vd, 16, simd_maxsz(desc));\n }\n+\n+void HELPER(sve2_bfcvt)(void *vd, void *vn, CPUARMState *env, uint32_t desc)\n+{\n+ FP8Context ctx = fp8_src_start(env, desc, 0x3f);\n+ uint8_t *n = vn;\n+ uint16_t *d = vd;\n+ size_t nelem = simd_oprsz(desc) / 2;\n+\n+ switch (ctx.f8fmt) {\n+ case OFP8_E5M2:\n+ for (size_t i = 0; i < nelem; ++i) {\n+ float8_e5m2 e = n[H1(2 * i + ctx.high)];\n+ d[H2(i)] = fcvt_fp8e5m2_to_b16(e, ctx.scale, &ctx.stat);\n+ }\n+ break;\n+ case OFP8_E4M3:\n+ for (size_t i = 0; i < nelem; ++i) {\n+ float8_e4m3 e = n[H1(2 * i + ctx.high)];\n+ d[H2(i)] = fcvt_fp8e4m3_to_b16(e, ctx.scale, &ctx.stat);\n+ }\n+ break;\n+ default:\n+ bfloat16_invalid_input(d, nelem, &ctx.stat);\n+ break;\n+ }\n+\n+ fp8_finish(env, &ctx);\n+}\ndiff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c\nindex db32230595..9bab5feb93 100644\n--- a/target/arm/tcg/translate-sve.c\n+++ b/target/arm/tcg/translate-sve.c\n@@ -21,6 +21,7 @@\n #include \"cpu.h\"\n #include \"helper-sme.h\"\n #include \"helper-sve.h\"\n+#include \"helper-fp8.h\"\n #include \"translate.h\"\n #include \"translate-a64.h\"\n #include \"tcg/tcg-op.h\"\n@@ -4067,6 +4068,28 @@ TRANS_FEAT(FRSQRTE, aa64_sme_or_sve, gen_gvec_fpst_ah_arg_zz,\n s->fpcr_ah && dc_isar_feature(aa64_rpres, s) ?\n frsqrte_rpres_fns[a->esz] : frsqrte_fns[a->esz], a, 0)\n \n+static bool do_f8cvt(DisasContext *s, arg_rr_esz *a,\n+ gen_helper_gvec_2_ptr *fn, bool issrc2, bool isodd)\n+{\n+ if (fpmr_access_check(s) && sve_access_check(s)) {\n+ unsigned vsz = vec_full_reg_size(s);\n+ tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, a->rd),\n+ vec_full_reg_offset(s, a->rn),\n+ tcg_env, vsz, vsz,\n+ issrc2 | (isodd << 1) | (FPST_A64 << 2), fn);\n+ }\n+ return true;\n+}\n+\n+TRANS_FEAT(BF1CVT, aa64_sme2_or_sve2_f8cvt, do_f8cvt, a,\n+ gen_helper_sve2_bfcvt, false, false)\n+TRANS_FEAT(BF2CVT, aa64_sme2_or_sve2_f8cvt, do_f8cvt, a,\n+ gen_helper_sve2_bfcvt, true, false)\n+TRANS_FEAT(BF1CVTLT, aa64_sme2_or_sve2_f8cvt, do_f8cvt, a,\n+ gen_helper_sve2_bfcvt, false, true)\n+TRANS_FEAT(BF2CVTLT, aa64_sme2_or_sve2_f8cvt, do_f8cvt, a,\n+ gen_helper_sve2_bfcvt, true, true)\n+\n /*\n *** SVE Floating Point Compare with Zero Group\n */\ndiff --git a/target/arm/tcg/sve.decode b/target/arm/tcg/sve.decode\nindex 078a085a79..e7984fa8e0 100644\n--- a/target/arm/tcg/sve.decode\n+++ b/target/arm/tcg/sve.decode\n@@ -108,6 +108,7 @@\n # Two operand\n @pd_pn ........ esz:2 .. .... ....... rn:4 . rd:4 &rr_esz\n @rd_rn ........ esz:2 ...... ...... rn:5 rd:5 &rr_esz\n+@rd_rn_e0 ........ .. ...... ...... rn:5 rd:5 &rr_esz esz=0\n @rd_rnx2 ........ ... ..... ...... ..... rd:5 &rr_esz rn=%rn_ax2\n \n # Two operand with governing predicate, flags setting\n@@ -1090,6 +1091,11 @@ FMINQV 01100100 .. 010 111 101 ... ..... ..... @rd_pg_rn\n FRECPE 01100101 .. 001 110 001100 ..... ..... @rd_rn\n FRSQRTE 01100101 .. 001 111 001100 ..... ..... @rd_rn\n \n+BF1CVT 01100101 00 001 000 001110 ..... ..... @rd_rn_e0\n+BF2CVT 01100101 00 001 000 001111 ..... ..... @rd_rn_e0\n+BF1CVTLT 01100101 00 001 001 001110 ..... ..... @rd_rn_e0\n+BF2CVTLT 01100101 00 001 001 001111 ..... ..... @rd_rn_e0\n+\n ### SVE FP Compare with Zero Group\n \n FCMGE_ppz0 01100101 .. 0100 00 001 ... ..... 0 .... @pd_pg_rn\n", "prefixes": [ "v3", "22/47" ] }