Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2228855/?format=api
{ "id": 2228855, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2228855/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260427124738.966578-14-peter.maydell@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260427124738.966578-14-peter.maydell@linaro.org>", "date": "2026-04-27T12:46:47", "name": "[PULL,13/63] hw/arm/fsl-imx8mm: Adding support for General Purpose Timers", "commit_ref": null, "pull_url": null, "state": "not-applicable", "archived": false, "hash": "d0b00cb39681322d762a3e48fd2b3f4d32ec587b", "submitter": { "id": 5111, "url": "http://patchwork.ozlabs.org/api/1.1/people/5111/?format=api", "name": "Peter Maydell", "email": "peter.maydell@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260427124738.966578-14-peter.maydell@linaro.org/mbox/", "series": [ { "id": 501642, "url": "http://patchwork.ozlabs.org/api/1.1/series/501642/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=501642", "date": "2026-04-27T12:46:34", "name": "[PULL,01/63] docs/system: add FEAT_AA32 and FEAT_AA64 to emulation list", "version": 1, "mbox": "http://patchwork.ozlabs.org/series/501642/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2228855/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2228855/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=B83h1sol;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g43VK1hcVz1yHv\n\tfor <incoming@patchwork.ozlabs.org>; Mon, 27 Apr 2026 22:56:41 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wHLUo-0001lQ-J6; Mon, 27 Apr 2026 08:55:30 -0400", "from eggs.gnu.org ([209.51.188.92])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <peter.maydell@linaro.org>)\n id 1wHLSi-0004Nc-TM\n for qemu-devel@nongnu.org; Mon, 27 Apr 2026 08:53:33 -0400", "from mail-wm1-x331.google.com ([2a00:1450:4864:20::331])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <peter.maydell@linaro.org>)\n id 1wHLNQ-0005Ug-Bt\n for qemu-devel@nongnu.org; Mon, 27 Apr 2026 08:47:54 -0400", "by mail-wm1-x331.google.com with SMTP id\n 5b1f17b1804b1-488ad135063so93520065e9.0\n for <qemu-devel@nongnu.org>; Mon, 27 Apr 2026 05:47:51 -0700 (PDT)", "from lanath.. (wildly.archaic.org.uk. [81.2.115.145])\n by smtp.gmail.com with ESMTPSA id\n 5b1f17b1804b1-488ffc5e3f4sm448974115e9.2.2026.04.27.05.47.49\n for <qemu-devel@nongnu.org>\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Mon, 27 Apr 2026 05:47:49 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1777294071; x=1777898871; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:to:from:from:to:cc:subject:date:message-id\n :reply-to; bh=+EHAWxwR5gtY8WCIFdHKUvBLUSjZ15ts5pSdgClXwsM=;\n b=B83h1solGC48P64H3zkfI6EeojbG29qs3yV6SxcaQxV6RY9qL5v3WefvU4z820o+aB\n ehFpZke6/ijreui+2uj62QpZtx4/ZFktC9UITycQZlEwwDwwD0/g9PUEHzLmlnii3Iq5\n XVE7zTVNKTAnbo0m9JAL7fx6fUNCoAyOJFkzn2IUDiG1EaHcUAYkpZO6phhIrCMfWi4L\n L6/B+lenzLbJ6Q9NquYNe9Yuw+io/H32gd2bmB6AIek9g2DLsyBSsmX8wudHrx4rBbgx\n NIAdJe85peLtFGbCTrXYtpA+u/aRlutVk5OcnjzKV+fhjexWnfyspR+bISQ3Em+/bwO2\n 93Bg==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1777294071; x=1777898871;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:to:from:x-gm-gg:x-gm-message-state:from:to\n :cc:subject:date:message-id:reply-to;\n bh=+EHAWxwR5gtY8WCIFdHKUvBLUSjZ15ts5pSdgClXwsM=;\n b=YIZeaJ/EaR1Ry5Q0tmrA/qSBkBymp73flZ5oJ0TXrDj13rMs4KVLih4LapDhPrbcIU\n fXhgToElddF7DWuGih7nVWWm90Q+IJWkSsZf9P6wGrVB2aAsAEZlGKQRJ5iCvUfukoDs\n MpvYt+pXHXiuzI2xF1a55kukSm4piuh1A8E2N0TBtx8YSmkM5EzH+p1Sxu7rYyIGtbD0\n M2fre5S446ga/h5b3jxCzOGw5WBatjZmkCfQiBkOIwv0Gvy5jnZxSnCVD9opfJa7RvwZ\n c99t+Po7bsaKLJxgBB9WMVQAozs1SizO2CMq5KW+an1JvXIZ1ijnKYTRWVRDFFHx+KpU\n CP2Q==", "X-Gm-Message-State": "AOJu0Yz9mxfyMa73IK9apBZK9iWFz1tvf7aQM6St9/T+MLlPRp3BN0Fa\n YcQ0/U23UqVLflzHDcnhCfsCYQShlegSc1DkBlfakArSI8HNHeL1vWDwKLICs2NfZpz5Z3wYBY1\n H/NOX", "X-Gm-Gg": "AeBDies+iN1WDfaNvgqcYw+ohX1uNP8AdHdqRQSnBvUOSMGYb7Wq/+NDAcW/siPiBkI\n 8ITGBJCyeTzurbdFN82K/51FRaKRkhqGy+7vBJlzFkkHXGy1IzhWCHaFioDGpOWqZjQBWtBvZHa\n mk7l4T6bxHUdCXQxc2TyWmFH43dE6gFjrwCj/wCg556ueArpd1wPFcYnkwJzNoOSZoBg6j6uH8x\n sLrg2e+eJdsB1isOacKwqlP6XLZFnbRj6BgdVCwajFq2Hx+dlePt63E3HJc2IzFxYlzokTADrYf\n jA5K1ThYxhBW5Z+xgkhtjs7klb/1tBJug/DxrJXOfH7DtYRU6M5ycM7oyuyKr1672mgYjhYf6PO\n ljzJiTF+j/p3FcJZv3X5yTSmPJBe/AjFy4vMtblyU9pr6TasirRY2Kh4TiD3sjTKNnfq0gQTRaT\n wm6k7LlNpF3WZitH8GpG9W5NEa8a/dCumE0BNNJBl8UjHymk+uRDn06zTyo1I6FWQSkw1gXVTT9\n rABxU2s0W8ES26md5F8XzMJ9N1Cidtk07Bmw4TmmQ==", "X-Received": "by 2002:a05:600c:4e4f:b0:488:ab37:b442 with SMTP id\n 5b1f17b1804b1-488fb793c6bmr620309785e9.28.1777294070562;\n Mon, 27 Apr 2026 05:47:50 -0700 (PDT)", "From": "Peter Maydell <peter.maydell@linaro.org>", "To": "qemu-devel@nongnu.org", "Subject": "[PULL 13/63] hw/arm/fsl-imx8mm: Adding support for General Purpose\n Timers", "Date": "Mon, 27 Apr 2026 13:46:47 +0100", "Message-ID": "<20260427124738.966578-14-peter.maydell@linaro.org>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260427124738.966578-1-peter.maydell@linaro.org>", "References": "<20260427124738.966578-1-peter.maydell@linaro.org>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2a00:1450:4864:20::331;\n envelope-from=peter.maydell@linaro.org; helo=mail-wm1-x331.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "From: Gaurav Sharma <gaurav.sharma_7@nxp.com>\n\nIt enables emulation of GPT in iMX8MM\nAdded GPT IRQ lines\n\nReviewed-by: Peter Maydell <peter.maydell@linaro.org>\nReviewed-by: Bernhard Beschow <shentey@gmail.com>\nSigned-off-by: Gaurav Sharma <gaurav.sharma_7@nxp.com>\nSigned-off-by: Peter Maydell <peter.maydell@linaro.org>\n---\n hw/arm/Kconfig | 1 +\n hw/arm/fsl-imx8mm.c | 54 +++++++++++++++++++++++++++++++++++++\n hw/timer/imx_gpt.c | 26 ++++++++++++++++++\n include/hw/arm/fsl-imx8mm.h | 11 ++++++++\n include/hw/timer/imx_gpt.h | 2 ++\n 5 files changed, 94 insertions(+)", "diff": "diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig\nindex 42901c4383..44dd401c8a 100644\n--- a/hw/arm/Kconfig\n+++ b/hw/arm/Kconfig\n@@ -626,6 +626,7 @@ config FSL_IMX8MM\n select FSL_IMX8MP_CCM\n select IMX\n select IMX_I2C\n+ select OR_IRQ\n select SDHCI\n select PCI_EXPRESS_DESIGNWARE\n select PCI_EXPRESS_FSL_IMX8M_PHY\ndiff --git a/hw/arm/fsl-imx8mm.c b/hw/arm/fsl-imx8mm.c\nindex 34645555d6..3736191257 100644\n--- a/hw/arm/fsl-imx8mm.c\n+++ b/hw/arm/fsl-imx8mm.c\n@@ -180,6 +180,13 @@ static void fsl_imx8mm_init(Object *obj)\n object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL);\n }\n \n+ for (i = 0; i < FSL_IMX8MM_NUM_GPTS; i++) {\n+ g_autofree char *name = g_strdup_printf(\"gpt%d\", i + 1);\n+ object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX8MM_GPT);\n+ }\n+ object_initialize_child(obj, \"gpt5-gpt6-irq\", &s->gpt5_gpt6_irq,\n+ TYPE_OR_IRQ);\n+\n for (i = 0; i < FSL_IMX8MM_NUM_I2CS; i++) {\n g_autofree char *name = g_strdup_printf(\"i2c%d\", i + 1);\n object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C);\n@@ -385,6 +392,52 @@ static void fsl_imx8mm_realize(DeviceState *dev, Error **errp)\n fsl_imx8mm_memmap[FSL_IMX8MM_OCRAM].addr,\n &s->ocram);\n \n+ /* GPTs */\n+ object_property_set_int(OBJECT(&s->gpt5_gpt6_irq), \"num-lines\", 2,\n+ &error_abort);\n+ if (!qdev_realize(DEVICE(&s->gpt5_gpt6_irq), NULL, errp)) {\n+ return;\n+ }\n+\n+ qdev_connect_gpio_out(DEVICE(&s->gpt5_gpt6_irq), 0,\n+ qdev_get_gpio_in(gicdev, FSL_IMX8MM_GPT5_GPT6_IRQ));\n+\n+ for (i = 0; i < FSL_IMX8MM_NUM_GPTS; i++) {\n+ hwaddr gpt_addrs[FSL_IMX8MM_NUM_GPTS] = {\n+ fsl_imx8mm_memmap[FSL_IMX8MM_GPT1].addr,\n+ fsl_imx8mm_memmap[FSL_IMX8MM_GPT2].addr,\n+ fsl_imx8mm_memmap[FSL_IMX8MM_GPT3].addr,\n+ fsl_imx8mm_memmap[FSL_IMX8MM_GPT4].addr,\n+ fsl_imx8mm_memmap[FSL_IMX8MM_GPT5].addr,\n+ fsl_imx8mm_memmap[FSL_IMX8MM_GPT6].addr,\n+ };\n+\n+ s->gpt[i].ccm = IMX_CCM(&s->ccm);\n+\n+ if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), errp)) {\n+ return;\n+ }\n+\n+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, gpt_addrs[i]);\n+\n+ if (i < FSL_IMX8MM_NUM_GPTS - 2) {\n+ static const unsigned int gpt_irqs[FSL_IMX8MM_NUM_GPTS - 2] = {\n+ FSL_IMX8MM_GPT1_IRQ,\n+ FSL_IMX8MM_GPT2_IRQ,\n+ FSL_IMX8MM_GPT3_IRQ,\n+ FSL_IMX8MM_GPT4_IRQ,\n+ };\n+\n+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,\n+ qdev_get_gpio_in(gicdev, gpt_irqs[i]));\n+ } else {\n+ int irq = i - FSL_IMX8MM_NUM_GPTS + 2;\n+\n+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,\n+ qdev_get_gpio_in(DEVICE(&s->gpt5_gpt6_irq), irq));\n+ }\n+ }\n+\n /* I2Cs */\n for (i = 0; i < FSL_IMX8MM_NUM_I2CS; i++) {\n static const struct {\n@@ -555,6 +608,7 @@ static void fsl_imx8mm_realize(DeviceState *dev, Error **errp)\n case FSL_IMX8MM_GIC_DIST:\n case FSL_IMX8MM_GIC_REDIST:\n case FSL_IMX8MM_GPIO1 ... FSL_IMX8MM_GPIO5:\n+ case FSL_IMX8MM_GPT1 ... FSL_IMX8MM_GPT6:\n case FSL_IMX8MM_ECSPI1 ... FSL_IMX8MM_ECSPI3:\n case FSL_IMX8MM_I2C1 ... FSL_IMX8MM_I2C4:\n case FSL_IMX8MM_PCIE1:\ndiff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c\nindex 168cadcb3f..cdc0257126 100644\n--- a/hw/timer/imx_gpt.c\n+++ b/hw/timer/imx_gpt.c\n@@ -6,6 +6,7 @@\n * Originally written by Hans Jiang\n * Updated by Peter Chubb\n * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>\n+ * Updated by Gaurav Sharma <gaurav.sharma_7@nxp.com>\n *\n * This code is licensed under GPL version 2 or later. See\n * the COPYING file in the top-level directory.\n@@ -137,6 +138,17 @@ static const IMXClk imx8mp_gpt_clocks[] = {\n CLK_NONE, /* 111 not defined */\n };\n \n+static const IMXClk imx8mm_gpt_clocks[] = {\n+ CLK_NONE, /* 000 No clock source */\n+ CLK_IPG, /* 001 ipg_clk, 532MHz */\n+ CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */\n+ CLK_EXT, /* 011 External clock */\n+ CLK_32k, /* 100 ipg_clk_32k */\n+ CLK_HIGH, /* 101 ipg_clk_16M */\n+ CLK_NONE, /* 110 not defined */\n+ CLK_NONE, /* 111 not defined */\n+};\n+\n /* Must be called from within ptimer_transaction_begin/commit block */\n static void imx_gpt_set_freq(IMXGPTState *s)\n {\n@@ -570,6 +582,13 @@ static void imx8mp_gpt_init(Object *obj)\n s->clocks = imx8mp_gpt_clocks;\n }\n \n+static void imx8mm_gpt_init(Object *obj)\n+{\n+ IMXGPTState *s = IMX_GPT(obj);\n+\n+ s->clocks = imx8mm_gpt_clocks;\n+}\n+\n static const TypeInfo imx25_gpt_info = {\n .name = TYPE_IMX25_GPT,\n .parent = TYPE_SYS_BUS_DEVICE,\n@@ -608,6 +627,12 @@ static const TypeInfo imx8mp_gpt_info = {\n .instance_init = imx8mp_gpt_init,\n };\n \n+static const TypeInfo imx8mm_gpt_info = {\n+ .name = TYPE_IMX8MM_GPT,\n+ .parent = TYPE_IMX25_GPT,\n+ .instance_init = imx8mm_gpt_init,\n+};\n+\n static void imx_gpt_register_types(void)\n {\n type_register_static(&imx25_gpt_info);\n@@ -616,6 +641,7 @@ static void imx_gpt_register_types(void)\n type_register_static(&imx6ul_gpt_info);\n type_register_static(&imx7_gpt_info);\n type_register_static(&imx8mp_gpt_info);\n+ type_register_static(&imx8mm_gpt_info);\n }\n \n type_init(imx_gpt_register_types)\ndiff --git a/include/hw/arm/fsl-imx8mm.h b/include/hw/arm/fsl-imx8mm.h\nindex fd62b19a87..607ac86666 100644\n--- a/include/hw/arm/fsl-imx8mm.h\n+++ b/include/hw/arm/fsl-imx8mm.h\n@@ -18,10 +18,12 @@\n #include \"hw/misc/imx7_snvs.h\"\n #include \"hw/misc/imx8mp_analog.h\"\n #include \"hw/misc/imx8mp_ccm.h\"\n+#include \"hw/or-irq.h\"\n #include \"hw/pci-host/designware.h\"\n #include \"hw/pci-host/fsl_imx8m_phy.h\"\n #include \"hw/sd/sdhci.h\"\n #include \"hw/ssi/imx_spi.h\"\n+#include \"hw/timer/imx_gpt.h\"\n #include \"hw/watchdog/wdt_imx2.h\"\n #include \"qom/object.h\"\n #include \"qemu/units.h\"\n@@ -36,6 +38,7 @@ enum FslImx8mmConfiguration {\n FSL_IMX8MM_NUM_CPUS = 4,\n FSL_IMX8MM_NUM_ECSPIS = 3,\n FSL_IMX8MM_NUM_GPIOS = 5,\n+ FSL_IMX8MM_NUM_GPTS = 6,\n FSL_IMX8MM_NUM_I2CS = 4,\n FSL_IMX8MM_NUM_IRQS = 128,\n FSL_IMX8MM_NUM_UARTS = 4,\n@@ -48,6 +51,7 @@ struct FslImx8mmState {\n \n ARMCPU cpu[FSL_IMX8MM_NUM_CPUS];\n GICv3State gic;\n+ IMXGPTState gpt[FSL_IMX8MM_NUM_GPTS];\n IMXGPIOState gpio[FSL_IMX8MM_NUM_GPIOS];\n IMX8MPCCMState ccm;\n IMX8MPAnalogState analog;\n@@ -60,6 +64,7 @@ struct FslImx8mmState {\n IMX2WdtState wdt[FSL_IMX8MM_NUM_WDTS];\n DesignwarePCIEHost pcie;\n FslImx8mPciePhyState pcie_phy;\n+ OrIRQState gpt5_gpt6_irq;\n };\n \n enum FslImx8mmMemoryRegions {\n@@ -192,6 +197,12 @@ enum FslImx8mmIrqs {\n FSL_IMX8MM_I2C3_IRQ = 37,\n FSL_IMX8MM_I2C4_IRQ = 38,\n \n+ FSL_IMX8MM_GPT1_IRQ = 55,\n+ FSL_IMX8MM_GPT2_IRQ = 54,\n+ FSL_IMX8MM_GPT3_IRQ = 53,\n+ FSL_IMX8MM_GPT4_IRQ = 52,\n+ FSL_IMX8MM_GPT5_GPT6_IRQ = 51,\n+\n FSL_IMX8MM_GPIO1_LOW_IRQ = 64,\n FSL_IMX8MM_GPIO1_HIGH_IRQ = 65,\n FSL_IMX8MM_GPIO2_LOW_IRQ = 66,\ndiff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h\nindex 7f0d55b349..b5d73c5e4b 100644\n--- a/include/hw/timer/imx_gpt.h\n+++ b/include/hw/timer/imx_gpt.h\n@@ -6,6 +6,7 @@\n * Originally written by Hans Jiang\n * Updated by Peter Chubb\n * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>\n+ * Updated by Gaurav Sharma <gaurav.sharma_7@nxp.com>\n *\n * Permission is hereby granted, free of charge, to any person obtaining a copy\n * of this software and associated documentation files (the \"Software\"), to deal\n@@ -81,6 +82,7 @@\n #define TYPE_IMX6UL_GPT \"imx6ul.gpt\"\n #define TYPE_IMX7_GPT \"imx7.gpt\"\n #define TYPE_IMX8MP_GPT \"imx8mp.gpt\"\n+#define TYPE_IMX8MM_GPT \"imx8mm.gpt\"\n \n #define TYPE_IMX_GPT TYPE_IMX25_GPT\n \n", "prefixes": [ "PULL", "13/63" ] }