Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2227684/?format=api
{ "id": 2227684, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2227684/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260424043014.46305-32-richard.henderson@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260424043014.46305-32-richard.henderson@linaro.org>", "date": "2026-04-24T04:30:05", "name": "[v2,31/40] target/arm: Implement FCVTN (16- to 8-bit fp) for AdvSIMD", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "ee13d532ebb2e790ca47b31a56f0a6d287d2808e", "submitter": { "id": 72104, "url": "http://patchwork.ozlabs.org/api/1.1/people/72104/?format=api", "name": "Richard Henderson", "email": "richard.henderson@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260424043014.46305-32-richard.henderson@linaro.org/mbox/", "series": [ { "id": 501300, "url": "http://patchwork.ozlabs.org/api/1.1/series/501300/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=501300", "date": "2026-04-24T04:29:37", "name": "target/arm: Implement FEAT_FP8", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/501300/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2227684/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2227684/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=Hjl0gD4k;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g20Vl32Kkz1yDD\n\tfor <incoming@patchwork.ozlabs.org>; Fri, 24 Apr 2026 14:34:55 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wG8DQ-0002VT-Fx; Fri, 24 Apr 2026 00:32:32 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wG8DO-0002Rj-O2\n for qemu-devel@nongnu.org; Fri, 24 Apr 2026 00:32:30 -0400", "from mail-oa1-x2c.google.com ([2001:4860:4864:20::2c])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wG8DM-0003Yw-W6\n for qemu-devel@nongnu.org; Fri, 24 Apr 2026 00:32:30 -0400", "by mail-oa1-x2c.google.com with SMTP id\n 586e51a60fabf-404254ffe8aso5225709fac.0\n for <qemu-devel@nongnu.org>; Thu, 23 Apr 2026 21:32:28 -0700 (PDT)", "from stoup.. ([172.58.183.19]) by smtp.gmail.com with ESMTPSA id\n 586e51a60fabf-42b9ac54ec5sm18880864fac.13.2026.04.23.21.32.25\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Thu, 23 Apr 2026 21:32:27 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1777005148; x=1777609948; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=GJ1VXgG74f8s4Xmso5BQZxSExdCoj+QRYM7tqnseBPw=;\n b=Hjl0gD4kvCkDSXsMMYymGeapzmruk81d3Qigg+yjqLw8+eqcjLXKbzAN4PcJlQgOBR\n UfQm+B3/Ql9kr6Hpob78eI8ofQiFb46BpYXneZedhQVOKqldhyZM7GVtxZK1545D+Uhj\n j2s10rrf4qSHsPi9Qj2jPyZmtPZb2pHs56W1lpF6dloOeFM9fUcRrLix5/4seLAdOeMD\n T42+9SRtii277GRE2SkPODgsPDy7rSJcS2yhvqZHWjlpmKplQ6kN2e9GBanG2EbqhApd\n f/s47O+1h9eTyyeee3DpC7hf9LXJevtwc2yzARSsU2NtixuPJnMifqoOPgq+9iz224wX\n hjXQ==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1777005148; x=1777609948;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=GJ1VXgG74f8s4Xmso5BQZxSExdCoj+QRYM7tqnseBPw=;\n b=mXqMeUAQDVFXMUj4iz3CL8L8iMGa2E5pknOYiQTUOtAOLQTlpYBYNE81fA5p1FA0zP\n ohJdYqmzPI7tsn6DIphNw2wOTX1gjgf7gkEkmQ1diJzTjn2L07ztI4XkmTEctlJkhdCi\n IbI6D/KXOotf6elS/NQJQdq1tjmbGu98M1QRLScpzZeWUQ4+GzSMBB1Ix1gZiKsZNv/L\n r+rb2giED+wfQEzGYBaJe617BgUugNFeYbO+nuijaoMOjxoFQfyZgLYOgPT8OvBGMRot\n F0UdkGSCrF7HmfvSQTDPzAqDbzFtA8szA6KTtCWoQlDwO3tiJpcSIrIbPAZ6bDzHXbVo\n gMSw==", "X-Gm-Message-State": "AOJu0YyQJzxzts5bfyygjlkw/1sbQ4EZTwdex3KYHS6bHev7AO+0ayKT\n l3EY9wSALuyAYqIo+51IH6UGk/bswDSx9tNQwEYWaWYwQJbvKIKJgm/8AsjmP6UoIQEFveIIMR3\n UuD0oWK8=", "X-Gm-Gg": "AeBDievMaGHy75NOc4VscLRAlkJayL23ANeJvgQpIQnVhwTA/ZferePo4RFRQnlvSUn\n yAnGePgOO/L6/GPKw7V0dz7+qzhEPG+kvCQ9fF7N/7YGXOe45/KZyLwbuTqIbQ34SM+HmgYgi1N\n T3cGqoHmX4SNuNx7XyBTr2sBFFxxS+nxN1/7BFCBSeHMYHvGR//hZERdBtP4P5w3iCc9xZblI3l\n cOZEqx/LhYKfbIM1Ej5CU9UwT4Q0uzNm+feNmvOZAZYK1oKAshN+QQSE44dwbd9vMvi/1LnVAK3\n 4t+HoqjFeEVX04/0/FoM/d0o1Hm8KiO9I54EftgBEnfElhXpAd3e6aQmow190WQSOisIZKj0PEF\n 1zvFhlhwAKplSkEXEdPTzCvJS12ECRGlZpHiAt+GZh3xK8lsiMv/pBJXbKjipaJQqFLIImJaZGq\n AotA0BsnfhZ8rlwP5MV3iU+i1gvyG9it/Tds4/byqaJrQIK++UPVOI+HHyjHFb8A==", "X-Received": "by 2002:a05:6870:aa08:b0:41c:af81:2e7f with SMTP id\n 586e51a60fabf-42a99a90d08mr16298142fac.20.1777005147841;\n Thu, 23 Apr 2026 21:32:27 -0700 (PDT)", "From": "Richard Henderson <richard.henderson@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "qemu-arm@nongnu.org", "Subject": "[PATCH v2 31/40] target/arm: Implement FCVTN (16- to 8-bit fp) for\n AdvSIMD", "Date": "Fri, 24 Apr 2026 14:30:05 +1000", "Message-ID": "<20260424043014.46305-32-richard.henderson@linaro.org>", "X-Mailer": "git-send-email 2.43.0", "In-Reply-To": "<20260424043014.46305-1-richard.henderson@linaro.org>", "References": "<20260424043014.46305-1-richard.henderson@linaro.org>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2001:4860:4864:20::2c;\n envelope-from=richard.henderson@linaro.org; helo=mail-oa1-x2c.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Signed-off-by: Richard Henderson <richard.henderson@linaro.org>\n---\n target/arm/tcg/helper-fp8-defs.h | 2 ++\n target/arm/tcg/fp8_helper.c | 48 ++++++++++++++++++++++++++++++++\n target/arm/tcg/translate-a64.c | 15 ++++++++++\n target/arm/tcg/a64.decode | 2 ++\n 4 files changed, 67 insertions(+)", "diff": "diff --git a/target/arm/tcg/helper-fp8-defs.h b/target/arm/tcg/helper-fp8-defs.h\nindex bbc8d69e28..6530d1a6da 100644\n--- a/target/arm/tcg/helper-fp8-defs.h\n+++ b/target/arm/tcg/helper-fp8-defs.h\n@@ -14,3 +14,5 @@ DEF_HELPER_FLAGS_4(sme2_fcvt_hb, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n DEF_HELPER_FLAGS_4(sme2_fcvtl_hb, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n \n DEF_HELPER_FLAGS_4(sve2_bfcvtn_bh, TCG_CALL_NO_RWG, void, ptr, ptr, env, i32)\n+\n+DEF_HELPER_FLAGS_5(gvec_fcvt_bh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, env, i32)\ndiff --git a/target/arm/tcg/fp8_helper.c b/target/arm/tcg/fp8_helper.c\nindex ad5a2dc64d..6241297269 100644\n--- a/target/arm/tcg/fp8_helper.c\n+++ b/target/arm/tcg/fp8_helper.c\n@@ -432,3 +432,51 @@ void HELPER(sve2_bfcvtn_bh)(void *vd, void *vn, CPUARMState *env, uint32_t desc)\n \n fp8_finish(env, &ctx);\n }\n+\n+void HELPER(gvec_fcvt_bh)(void *vd, void *vn, void *vm,\n+ CPUARMState *env, uint32_t desc)\n+{\n+ FP8Context ctx = fp8_dst_start(env, desc);\n+ uint16_t *n = vn;\n+ uint16_t *m = vm;\n+ uint8_t *d = vd;\n+ bool osc = FIELD_EX64(env->vfp.fpmr, FPMR, OSC);\n+ size_t oprsz = simd_oprsz(desc);\n+ size_t nelem = oprsz / 2;\n+ ARMVectorReg scratch;\n+\n+ if (vd == vm) {\n+ m = memcpy(&scratch, vm, oprsz);\n+ }\n+\n+ switch (ctx.f8fmt) {\n+ case OFP8_E5M2:\n+ for (size_t i = 0; i < nelem; ++i) {\n+ float16 e = n[H2(i)];\n+ d[H1(i)] = float16_to_float8_e5m2(e, ctx.scale, osc, &ctx.stat);\n+ }\n+ for (size_t i = 0; i < nelem; ++i) {\n+ float16 e = m[H2(i)];\n+ d[H1(i) + nelem] =\n+ float16_to_float8_e5m2(e, ctx.scale, osc, &ctx.stat);\n+ }\n+ break;\n+ case OFP8_E4M3:\n+ for (size_t i = 0; i < nelem; ++i) {\n+ float16 e = n[H2(i)];\n+ d[H1(i)] = float16_to_float8_e4m3(e, ctx.scale, osc, &ctx.stat);\n+ }\n+ for (size_t i = 0; i < nelem; ++i) {\n+ float16 e = m[H2(i)];\n+ d[H1(i) + nelem] =\n+ float16_to_float8_e4m3(e, ctx.scale, osc, &ctx.stat);\n+ }\n+ break;\n+ default:\n+ float8_invalid_output(d, oprsz, &ctx.stat);\n+ break;\n+ }\n+\n+ fp8_finish(env, &ctx);\n+ clear_tail(vd, oprsz, simd_maxsz(desc));\n+}\ndiff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c\nindex b3fbc5f193..93c883de88 100644\n--- a/target/arm/tcg/translate-a64.c\n+++ b/target/arm/tcg/translate-a64.c\n@@ -6521,6 +6521,21 @@ static gen_helper_gvec_3_ptr * const f_vector_fscale[3] = {\n };\n TRANS_FEAT(FSCALE, aa64_f8cvt, do_fp3_vector, a, 0, f_vector_fscale)\n \n+static bool trans_FCVTN_bh(DisasContext *s, arg_qrrr_e *a)\n+{\n+ if (!dc_isar_feature(aa64_f8cvt, s)) {\n+ return false;\n+ }\n+ if (fpmr_access_check(s) && fp_access_check(s)) {\n+ tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, a->rd),\n+ vec_full_reg_offset(s, a->rn),\n+ vec_full_reg_offset(s, a->rm),\n+ tcg_env, a->q ? 16 : 8, vec_full_reg_size(s),\n+ FPST_A64 << 2, gen_helper_gvec_fcvt_bh);\n+ }\n+ return true;\n+}\n+\n static bool do_fmlal(DisasContext *s, arg_qrrr_e *a, bool is_s, bool is_2)\n {\n if (fp_access_check(s)) {\ndiff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode\nindex 26d31d0a33..71456d44e1 100644\n--- a/target/arm/tcg/a64.decode\n+++ b/target/arm/tcg/a64.decode\n@@ -1201,6 +1201,8 @@ FAMIN 0.10 1110 1.1 ..... 11011 1 ..... ..... @qrrr_sd\n FSCALE 0.10 1110 110 ..... 00111 1 ..... ..... @qrrr_h\n FSCALE 0.10 1110 1.1 ..... 11111 1 ..... ..... @qrrr_sd\n \n+FCVTN_bh 0.00 1110 010 ..... 11110 1 ..... ..... @qrrr_h\n+\n ### Advanced SIMD scalar x indexed element\n \n FMUL_si 0101 1111 00 .. .... 1001 . 0 ..... ..... @rrx_h\n", "prefixes": [ "v2", "31/40" ] }