get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/1.1/patches/2222198/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 2222198,
    "url": "http://patchwork.ozlabs.org/api/1.1/patches/2222198/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260410200628.19378-5-philmd@linaro.org/",
    "project": {
        "id": 14,
        "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api",
        "name": "QEMU Development",
        "link_name": "qemu-devel",
        "list_id": "qemu-devel.nongnu.org",
        "list_email": "qemu-devel@nongnu.org",
        "web_url": "",
        "scm_url": "",
        "webscm_url": ""
    },
    "msgid": "<20260410200628.19378-5-philmd@linaro.org>",
    "date": "2026-04-10T20:06:23",
    "name": "[4/9] target/arm: Conceal MO_TE within MVE DO_VSTR() macro",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "06e601c9f5f299b9faab07e7b0ad3577a6f2f845",
    "submitter": {
        "id": 85046,
        "url": "http://patchwork.ozlabs.org/api/1.1/people/85046/?format=api",
        "name": "Philippe Mathieu-Daudé",
        "email": "philmd@linaro.org"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260410200628.19378-5-philmd@linaro.org/mbox/",
    "series": [
        {
            "id": 499501,
            "url": "http://patchwork.ozlabs.org/api/1.1/series/499501/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=499501",
            "date": "2026-04-10T20:06:19",
            "name": "target/arm: Remove MO_TE to compile MVE/M helpers once",
            "version": 1,
            "mbox": "http://patchwork.ozlabs.org/series/499501/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/2222198/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/2222198/checks/",
    "tags": {},
    "headers": {
        "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>",
        "X-Original-To": "incoming@patchwork.ozlabs.org",
        "Delivered-To": "patchwork-incoming@legolas.ozlabs.org",
        "Authentication-Results": [
            "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=XhQffmLd;\n\tdkim-atps=neutral",
            "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)"
        ],
        "Received": [
            "from lists.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fsnsF1Q9fz1yGb\n\tfor <incoming@patchwork.ozlabs.org>; Sat, 11 Apr 2026 06:07:29 +1000 (AEST)",
            "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wBI8F-0002WL-Qa; Fri, 10 Apr 2026 16:07:14 -0400",
            "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <philmd@linaro.org>) id 1wBI86-0002Rt-Pm\n for qemu-devel@nongnu.org; Fri, 10 Apr 2026 16:07:03 -0400",
            "from mail-wr1-x42f.google.com ([2a00:1450:4864:20::42f])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <philmd@linaro.org>) id 1wBI84-0008N4-0u\n for qemu-devel@nongnu.org; Fri, 10 Apr 2026 16:07:02 -0400",
            "by mail-wr1-x42f.google.com with SMTP id\n ffacd0b85a97d-43d43e09de5so1351597f8f.1\n for <qemu-devel@nongnu.org>; Fri, 10 Apr 2026 13:06:59 -0700 (PDT)",
            "from localhost.localdomain (88-187-86-199.subs.proxad.net.\n [88.187.86.199]) by smtp.gmail.com with ESMTPSA id\n ffacd0b85a97d-43d63e46a90sm9221024f8f.19.2026.04.10.13.06.56\n (version=TLS1_3 cipher=TLS_CHACHA20_POLY1305_SHA256 bits=256/256);\n Fri, 10 Apr 2026 13:06:57 -0700 (PDT)"
        ],
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1775851618; x=1776456418; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=sFNUoiA4sxZwl6xj/mdiLyn6pnaVAmuY4imjREEEq4w=;\n b=XhQffmLddO740ypkcvp9LJ57gTmolehmQaXaBBwAkaPjjKKv9A4PJjb+9JsrJGDhty\n bEmIScpCc+WerCq28GZtnNbglofT68XG367U/WjqGlx5oaosLS3pry1FdRaK2eFi62KF\n EXC516vorR0y8AEse+JhmxpFpd34AuGCSken2FOrbaUZjBBNl0sb3pGHY6Sz2tJOoOCM\n /ZjLs2luxm+HkQ/JYuitXx/o/P6Si2o+50GOGbdT0H3Pqr7OsB59UAyHCVrlrRleI11N\n dbhNthVx266GZ4gCXW9U71mbQG2cvF3auXU3OwfjBffdoeCPQxEOYDQxEq7dyNBRl+ag\n A2RA==",
        "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775851618; x=1776456418;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=sFNUoiA4sxZwl6xj/mdiLyn6pnaVAmuY4imjREEEq4w=;\n b=qJr5u8KdEurhGxUVGLvRPXjWXHj1so7/lVjciaj6G6s9LMflxiXK/9ij1NZbFmoXKh\n sgrD5bSkN9vvKfj4+2bxxtC30qyKPL2QIVWw643L9nHQclZTSc7OVXLhIHQEOGomCQ85\n dgCWVhVnQPXf71lfUZW4lkjWrQyr9MWvag6L577sYv9dSCyici8KcXausIV4fpBm2dXD\n ZVeiU1PiIXjMSlUzDipisfwPdH5ZAQ+/xU59wBqEy4KySiZbYj7phZV3O9R+QvuQIwH6\n wR7xp5pQScCSqy8EcLhox27+gpniHQRFyt5pFSJUoUi08QFRWR46/+dbQ+w8jPRIUGgS\n fiAA==",
        "X-Gm-Message-State": "AOJu0YxM5e5hJ4m1gLr3moS00JC+LtGvL6HjhhE/+zHFHm6G+j7ILTDS\n vhzNZA4HE0sUVn/5+hkX60+gDabotT3RKSx4YMTNg4aGAZOZvwDdP+xqAKuRYjcH4gxwkF5dQAj\n tt7WB9oo=",
        "X-Gm-Gg": "AeBDietwfTr1kyeSMNgrO+u6WQAy3drBZP41Gz5r3mSZymTw7XcijCRywurzk6bLv7z\n RuC3jG42a5cAGXmAYRorRuQpREsjs8VjI5K72b0FwEmr9VF4YIYjwLB9OllOMiwb4TYHJ9gNkj7\n Ga5ZwC3W3UqyTNuKSxOECR1pqV9OZzJbDG4i8JSlTkBZLVj4KqiZOLrqUBqnRCT8ClSp9BC+rNr\n UHS1iVVpfce+2Bx1VQC3nSRgK8Peufmie5RUJYgvtyzDnEhh7uIuJ5ew65IHiuoq8C7EyAlpsZz\n 0AFEQfBUa+KxjY0E5Jf9VyquOuw/jcAsefiiV96pE6146PDXwqGXXlGZZ3tH/Qec5ibSxmReL1l\n gMAVgdYp5m6G7zGU/bsRtfwdY2bUkXXFVWJRiBZi+fIdGyb3HHirhi4ZttuYU9S/4WGCYY652lG\n OKA2n/ozsct6yNXp+MnRF+OJjMASEBaGKhp9hbURFpYXLUtCDxAvPTsvjIzgeRh0wOoXB79agt",
        "X-Received": "by 2002:a5d:5f86:0:b0:43b:445f:3177 with SMTP id\n ffacd0b85a97d-43d642ba100mr6855105f8f.31.1775851617631;\n Fri, 10 Apr 2026 13:06:57 -0700 (PDT)",
        "From": "=?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= <philmd@linaro.org>",
        "To": "qemu-devel@nongnu.org",
        "Cc": "Peter Maydell <peter.maydell@linaro.org>, qemu-arm@nongnu.org,\n Pierrick Bouvier <pierrick.bouvier@linaro.org>, =?utf-8?q?Philippe_Mathieu-?=\n\t=?utf-8?q?Daud=C3=A9?= <philmd@linaro.org>",
        "Subject": "[PATCH 4/9] target/arm: Conceal MO_TE within MVE DO_VSTR() macro",
        "Date": "Fri, 10 Apr 2026 22:06:23 +0200",
        "Message-ID": "<20260410200628.19378-5-philmd@linaro.org>",
        "X-Mailer": "git-send-email 2.53.0",
        "In-Reply-To": "<20260410200628.19378-1-philmd@linaro.org>",
        "References": "<20260410200628.19378-1-philmd@linaro.org>",
        "MIME-Version": "1.0",
        "Content-Type": "text/plain; charset=UTF-8",
        "Content-Transfer-Encoding": "8bit",
        "Received-SPF": "pass client-ip=2a00:1450:4864:20::42f;\n envelope-from=philmd@linaro.org; helo=mail-wr1-x42f.google.com",
        "X-Spam_score_int": "-20",
        "X-Spam_score": "-2.1",
        "X-Spam_bar": "--",
        "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no",
        "X-Spam_action": "no action",
        "X-BeenThere": "qemu-devel@nongnu.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "qemu development <qemu-devel.nongnu.org>",
        "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>",
        "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>",
        "List-Post": "<mailto:qemu-devel@nongnu.org>",
        "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>",
        "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>",
        "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org",
        "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org"
    },
    "content": "Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>\n---\n target/arm/tcg/mve_helper.c | 43 +++++++++++++++++--------------------\n 1 file changed, 20 insertions(+), 23 deletions(-)",
    "diff": "diff --git a/target/arm/tcg/mve_helper.c b/target/arm/tcg/mve_helper.c\nindex fbb64889bf7..4bea0991de9 100644\n--- a/target/arm/tcg/mve_helper.c\n+++ b/target/arm/tcg/mve_helper.c\n@@ -235,7 +235,8 @@ DO_VSTR(vstrh_w, MO_UW, 2, stw, 4, int32_t)\n         unsigned e;                                                     \\\n         uint32_t addr;                                                  \\\n         int mmu_idx = arm_to_core_mmu_idx(arm_mmu_idx(env));            \\\n-        MemOpIdx oi = make_memop_idx(MFLAG | MO_ALIGN, mmu_idx);        \\\n+        MemOpIdx oi = make_memop_idx(MO_TE | MFLAG | MO_ALIGN,          \\\n+                                     mmu_idx);                          \\\n         for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE, eci_mask >>= ESIZE) { \\\n             if (!(eci_mask & 1)) {                                      \\\n                 continue;                                               \\\n@@ -262,7 +263,8 @@ DO_VSTR(vstrh_w, MO_UW, 2, stw, 4, int32_t)\n         unsigned e;                                                     \\\n         uint32_t addr;                                                  \\\n         int mmu_idx = arm_to_core_mmu_idx(arm_mmu_idx(env));            \\\n-        MemOpIdx oi = make_memop_idx(MFLAG | MO_ALIGN, mmu_idx);        \\\n+        MemOpIdx oi = make_memop_idx(MO_TE | MFLAG | MO_ALIGN,          \\\n+                                     mmu_idx);                          \\\n         for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE, eci_mask >>= ESIZE) { \\\n             if (!(eci_mask & 1)) {                                      \\\n                 continue;                                               \\\n@@ -347,47 +349,42 @@ DO_VSTR(vstrh_w, MO_UW, 2, stw, 4, int32_t)\n \n DO_VLDR_SG(vldrb_sg_sh, MO_SB, int8_t, ldb, 2, int16_t, uint16_t, ADDR_ADD, false)\n DO_VLDR_SG(vldrb_sg_sw, MO_SB, int8_t, ldb, 4, int32_t, uint32_t, ADDR_ADD, false)\n-DO_VLDR_SG(vldrh_sg_sw, MO_TE | MO_SW, int16_t, ldw, 4,\n-           int32_t, uint32_t, ADDR_ADD, false)\n+DO_VLDR_SG(vldrh_sg_sw, MO_SW, int16_t, ldw, 4, int32_t, uint32_t, ADDR_ADD, false)\n \n DO_VLDR_SG(vldrb_sg_ub, MO_UB, uint8_t, ldb, 1, uint8_t, uint8_t, ADDR_ADD, false)\n DO_VLDR_SG(vldrb_sg_uh, MO_UB, uint8_t, ldb, 2, uint16_t, uint16_t, ADDR_ADD, false)\n DO_VLDR_SG(vldrb_sg_uw, MO_UB, uint8_t, ldb, 4, uint32_t, uint32_t, ADDR_ADD, false)\n-DO_VLDR_SG(vldrh_sg_uh, MO_TE | MO_UW, uint16_t, ldw, 2,\n-           uint16_t, uint16_t, ADDR_ADD, false)\n-DO_VLDR_SG(vldrh_sg_uw, MO_TE | MO_UW, uint16_t, ldw, 4,\n-           uint32_t, uint32_t, ADDR_ADD, false)\n-DO_VLDR_SG(vldrw_sg_uw, MO_TE | MO_UL, uint32_t, ldl, 4,\n-           uint32_t, uint32_t, ADDR_ADD, false)\n+DO_VLDR_SG(vldrh_sg_uh, MO_UW, uint16_t, ldw, 2, uint16_t, uint16_t, ADDR_ADD, false)\n+DO_VLDR_SG(vldrh_sg_uw, MO_UW, uint16_t, ldw, 4, uint32_t, uint32_t, ADDR_ADD, false)\n+DO_VLDR_SG(vldrw_sg_uw, MO_UL, uint32_t, ldl, 4, uint32_t, uint32_t, ADDR_ADD, false)\n DO_VLDR64_SG(vldrd_sg_ud, ADDR_ADD, false)\n \n-DO_VLDR_SG(vldrh_sg_os_sw, MO_TE | MO_SW, int16_t, ldw, 4,\n+DO_VLDR_SG(vldrh_sg_os_sw, MO_SW, int16_t, ldw, 4,\n            int32_t, uint32_t, ADDR_ADD_OSH, false)\n-DO_VLDR_SG(vldrh_sg_os_uh, MO_TE | MO_UW, uint16_t, ldw, 2,\n+DO_VLDR_SG(vldrh_sg_os_uh, MO_UW, uint16_t, ldw, 2,\n            uint16_t, uint16_t, ADDR_ADD_OSH, false)\n-DO_VLDR_SG(vldrh_sg_os_uw, MO_TE | MO_UW, uint16_t, ldw, 4,\n+DO_VLDR_SG(vldrh_sg_os_uw, MO_UW, uint16_t, ldw, 4,\n            uint32_t, uint32_t, ADDR_ADD_OSH, false)\n-DO_VLDR_SG(vldrw_sg_os_uw, MO_TE | MO_UL, uint32_t, ldl, 4,\n+DO_VLDR_SG(vldrw_sg_os_uw, MO_UL, uint32_t, ldl, 4,\n            uint32_t, uint32_t, ADDR_ADD_OSW, false)\n DO_VLDR64_SG(vldrd_sg_os_ud, ADDR_ADD_OSD, false)\n \n DO_VSTR_SG(vstrb_sg_ub, MO_UB, stb, 1, uint8_t, ADDR_ADD, false)\n DO_VSTR_SG(vstrb_sg_uh, MO_UB, stb, 2, uint16_t, ADDR_ADD, false)\n DO_VSTR_SG(vstrb_sg_uw, MO_UB, stb, 4, uint32_t, ADDR_ADD, false)\n-DO_VSTR_SG(vstrh_sg_uh, MO_TE | MO_UW, stw, 2, uint16_t, ADDR_ADD, false)\n-DO_VSTR_SG(vstrh_sg_uw, MO_TE | MO_UW, stw, 4, uint32_t, ADDR_ADD, false)\n-DO_VSTR_SG(vstrw_sg_uw, MO_TE | MO_UL, stl, 4, uint32_t, ADDR_ADD, false)\n+DO_VSTR_SG(vstrh_sg_uh, MO_UW, stw, 2, uint16_t, ADDR_ADD, false)\n+DO_VSTR_SG(vstrh_sg_uw, MO_UW, stw, 4, uint32_t, ADDR_ADD, false)\n+DO_VSTR_SG(vstrw_sg_uw, MO_UL, stl, 4, uint32_t, ADDR_ADD, false)\n DO_VSTR64_SG(vstrd_sg_ud, ADDR_ADD, false)\n \n-DO_VSTR_SG(vstrh_sg_os_uh, MO_TE | MO_UW, stw, 2, uint16_t, ADDR_ADD_OSH, false)\n-DO_VSTR_SG(vstrh_sg_os_uw, MO_TE | MO_UW, stw, 4, uint32_t, ADDR_ADD_OSH, false)\n-DO_VSTR_SG(vstrw_sg_os_uw, MO_TE | MO_UL, stl, 4, uint32_t, ADDR_ADD_OSW, false)\n+DO_VSTR_SG(vstrh_sg_os_uh, MO_UW, stw, 2, uint16_t, ADDR_ADD_OSH, false)\n+DO_VSTR_SG(vstrh_sg_os_uw, MO_UW, stw, 4, uint32_t, ADDR_ADD_OSH, false)\n+DO_VSTR_SG(vstrw_sg_os_uw, MO_UL, stl, 4, uint32_t, ADDR_ADD_OSW, false)\n DO_VSTR64_SG(vstrd_sg_os_ud, ADDR_ADD_OSD, false)\n \n-DO_VLDR_SG(vldrw_sg_wb_uw, MO_TE | MO_UL, uint32_t, ldl, 4,\n-           uint32_t, uint32_t, ADDR_ADD, true)\n+DO_VLDR_SG(vldrw_sg_wb_uw, MO_UL, uint32_t, ldl, 4, uint32_t, uint32_t, ADDR_ADD, true)\n DO_VLDR64_SG(vldrd_sg_wb_ud, ADDR_ADD, true)\n-DO_VSTR_SG(vstrw_sg_wb_uw, MO_TE | MO_UL, stl, 4, uint32_t, ADDR_ADD, true)\n+DO_VSTR_SG(vstrw_sg_wb_uw, MO_UL, stl, 4, uint32_t, ADDR_ADD, true)\n DO_VSTR64_SG(vstrd_sg_wb_ud, ADDR_ADD, true)\n \n /*\n",
    "prefixes": [
        "4/9"
    ]
}