Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2221199/?format=api
{ "id": 2221199, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2221199/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260407222208.271838-15-pierrick.bouvier@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260407222208.271838-15-pierrick.bouvier@linaro.org>", "date": "2026-04-07T22:22:01", "name": "[v11,14/21] tcg/translator: add parameter to translator_loop for current addr type", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "525518f36430e0d4d6d4cb6023366967768e7e88", "submitter": { "id": 85798, "url": "http://patchwork.ozlabs.org/api/1.1/people/85798/?format=api", "name": "Pierrick Bouvier", "email": "pierrick.bouvier@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260407222208.271838-15-pierrick.bouvier@linaro.org/mbox/", "series": [ { "id": 499177, "url": "http://patchwork.ozlabs.org/api/1.1/series/499177/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=499177", "date": "2026-04-07T22:21:55", "name": "target/arm: single-binary", "version": 11, "mbox": "http://patchwork.ozlabs.org/series/499177/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2221199/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2221199/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=TP2OMQj9;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4frYQF5NGgz1xy1\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 09 Apr 2026 05:43:17 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wAYcB-0005HO-Bi; Wed, 08 Apr 2026 15:31:03 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <pierrick.bouvier@linaro.org>)\n id 1wAYA3-0000kl-Tj\n for qemu-devel@nongnu.org; Wed, 08 Apr 2026 15:01:59 -0400", "from mail-pl1-x62c.google.com ([2607:f8b0:4864:20::62c])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <pierrick.bouvier@linaro.org>)\n id 1wAEoZ-0000qP-W5\n for qemu-devel@nongnu.org; Tue, 07 Apr 2026 18:22:33 -0400", "by mail-pl1-x62c.google.com with SMTP id\n d9443c01a7336-2b24fcc2b5dso36993455ad.1\n for <qemu-devel@nongnu.org>; Tue, 07 Apr 2026 15:22:31 -0700 (PDT)", "from pc.taild8403c.ts.net (216-71-219-44.dyn.novuscom.net.\n [216.71.219.44]) by smtp.gmail.com with ESMTPSA id\n d9443c01a7336-2b274979d5csm180412065ad.38.2026.04.07.15.22.29\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Tue, 07 Apr 2026 15:22:29 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1775600550; x=1776205350; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=AY01BA6zNQI7RrcMbVd5Tdbx8eCAS1sPQExP/Nzg4AI=;\n b=TP2OMQj9Br10XJQY6u9kEMcM7PUgYaDNQffg2OOfWOYVot4W0Vz66ZtbyWW4RL/BZY\n L2TOImfxeT21GzJoVgP+7N8ZhNoiVWRfBJDgs1GQSTaSZQwvQrd2z5Hb6a5XWZWNeeUd\n IxhTItYLutw3LzByW4wfnsyPXkxYOGCI2mBxsd78Fe0ylTkudo9P5rU5PsxWEcejvtM3\n uccbr4pf71oadv/xbGKzLpDdXHAOSHzalCrc4EGchbjCmJuQOQeawK3Nag9rugroDI/v\n pUD322eT5ZhjBzDviaHKGcyjMxCx3FnAhSHhlT5yEnZS3hywv7jJTCav4cYZIrTWfNwZ\n vbgQ==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775600550; x=1776205350;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=AY01BA6zNQI7RrcMbVd5Tdbx8eCAS1sPQExP/Nzg4AI=;\n b=ivzT4QFPDJQmybs5198/phezMCTboJcF8aVJ0AXHW/P75i4y9kvA0eg48MWB3yD3+M\n GVRRPFkEiSBy868Cinc3y4YIv2mk3QSP+FdHSjXU/mjbKBC1UBzOfhu3K8soovYV7/iA\n RNltHps/tAUlXhM37yrjpN4WXgPLnlRA+EVdQ0mg6m3DDvUNeE4iSBiI6jVw2q46aL8j\n fDnbA0/i+ORrwzSPkJnItfXXDXSpzK/qygSLxNzwXYa38nbQZx6RxEOi8hHME+4RZr25\n /5EXB/FDCEz3wLODRc5COagdii8U879TITbrVuG23h8ejWrISAnZyLPdk/HbH1DzA5kz\n VLKg==", "X-Gm-Message-State": "AOJu0YxCviGg1PvKM9Q7/+SIcba9v7RicqM6tqrOj5zgGJQtkXPihLut\n RoUDOgNmNbvk+Okh2S0TAr/nhAzPMGS+hLU4PaDcaFW2fRPCMNQyLDb+XTUP8icZ9QFutEEjvIO\n z7bFmUUQ=", "X-Gm-Gg": "AeBDiesjgSocctBQ3Ccsy5kXD7gX8rfDcPcAzKnnDVjqj1Ur34MwqnrEgAr7K6QZZfq\n 8TyQDP7Bvhd7Vk2QHwB7gAilSHvckAFCI1r7RcZHugcF/uPpiuywb4/yW6KonLtjHn8Z/kCgX0w\n SbeB+839+YQR8Vomp1Z/GdX34E1a7k5ryXk4Mx34AsXJe6+mqbx6R1H28TzN3S2Fv6gYPyIpNnU\n bdyJYr95NCbD/h5/5NvDZHyTRRz82D2aNeRhvoVGunYG6NyMIpsehoYhPHq/cjNb63cHxcTzGVQ\n fkAc75q6x1D96+28Dd3p4K/k797ZnRH2SfonCD0KMtmWZefolxDqx+GL/78XPRwYeggcx5K7QaU\n vyJg3v6bDUWfgtFAd8Ib4q+4wpAOrGPqqulg12minc01zymGYWNByGsQ3mbwP/1ltgYSsswIEVI\n AkCingQCVHuQ5PLxqfDcZjyL0KQ8qlhDUByI8iAxsB1CXvdvDZR2wKXFXGLYAvGXAoPxOoDLA54\n bsy", "X-Received": "by 2002:a17:903:3b83:b0:2b2:5a5a:4f2f with SMTP id\n d9443c01a7336-2b28184bfdamr191484885ad.33.1775600550466;\n Tue, 07 Apr 2026 15:22:30 -0700 (PDT)", "From": "Pierrick Bouvier <pierrick.bouvier@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "philmd@linaro.org, jim.macarthur@linaro.org,\n Paolo Bonzini <pbonzini@redhat.com>,\n Richard Henderson <richard.henderson@linaro.org>, qemu-arm@nongnu.org,\n Pierrick Bouvier <pierrick.bouvier@linaro.org>,\n Peter Maydell <peter.maydell@linaro.org>", "Subject": "[PATCH v11 14/21] tcg/translator: add parameter to translator_loop\n for current addr type", "Date": "Tue, 7 Apr 2026 15:22:01 -0700", "Message-ID": "<20260407222208.271838-15-pierrick.bouvier@linaro.org>", "X-Mailer": "git-send-email 2.47.3", "In-Reply-To": "<20260407222208.271838-1-pierrick.bouvier@linaro.org>", "References": "<20260407222208.271838-1-pierrick.bouvier@linaro.org>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2607:f8b0:4864:20::62c;\n envelope-from=pierrick.bouvier@linaro.org; helo=mail-pl1-x62c.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "With TCG_ADDRESS_BITS mechanism, it's now possible to specify which\nvariant every source file is written for. Compared to before, it means\nthat addr_type will now vary per tb translation, where it was constant\nfor a given target previously.\n\nThus, we add new a parameter to translator_loop().\nThis will allow us to convert targets one by one.\n\nReviewed-by: Richard Henderson <richard.henderson@linaro.org>\nSigned-off-by: Pierrick Bouvier <pierrick.bouvier@linaro.org>\n---\n include/exec/translator.h | 4 +++-\n accel/tcg/translate-all.c | 1 -\n accel/tcg/translator.c | 4 +++-\n target/alpha/translate.c | 3 ++-\n target/arm/tcg/translate-a64.c | 3 ++-\n target/arm/tcg/translate.c | 2 +-\n target/avr/translate.c | 3 ++-\n target/hexagon/translate.c | 3 ++-\n target/hppa/translate.c | 3 ++-\n target/i386/tcg/translate.c | 3 ++-\n target/loongarch/tcg/translate.c | 3 ++-\n target/m68k/translate.c | 3 ++-\n target/microblaze/translate.c | 3 ++-\n target/mips/tcg/translate.c | 3 ++-\n target/or1k/translate.c | 3 ++-\n target/ppc/translate.c | 3 ++-\n target/riscv/translate.c | 3 ++-\n target/rx/translate.c | 3 ++-\n target/s390x/tcg/translate.c | 3 ++-\n target/sh4/translate.c | 3 ++-\n target/sparc/translate.c | 3 ++-\n target/tricore/translate.c | 3 ++-\n target/xtensa/translate.c | 3 ++-\n 23 files changed, 45 insertions(+), 23 deletions(-)", "diff": "diff --git a/include/exec/translator.h b/include/exec/translator.h\nindex 8d343627bd9..978dee25add 100644\n--- a/include/exec/translator.h\n+++ b/include/exec/translator.h\n@@ -20,6 +20,7 @@\n \n #include \"exec/memop.h\"\n #include \"exec/vaddr.h\"\n+#include \"tcg/tcg.h\"\n \n /**\n * DisasJumpType:\n@@ -132,6 +133,7 @@ typedef struct TranslatorOps {\n * @host_pc: host physical program counter address\n * @ops: Target-specific operations.\n * @db: Disassembly context.\n+ * @addr_type: TCG Type for addresses (TCG_TYPE_VA).\n *\n * Generic translator loop.\n *\n@@ -147,7 +149,7 @@ typedef struct TranslatorOps {\n */\n void translator_loop(CPUState *cpu, TranslationBlock *tb, int *max_insns,\n vaddr pc, void *host_pc, const TranslatorOps *ops,\n- DisasContextBase *db);\n+ DisasContextBase *db, TCGType addr_type);\n \n /**\n * translator_use_goto_tb\ndiff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c\nindex fba4e9dc21c..05d9ce512a4 100644\n--- a/accel/tcg/translate-all.c\n+++ b/accel/tcg/translate-all.c\n@@ -316,7 +316,6 @@ TranslationBlock *tb_gen_code(CPUState *cpu, TCGTBCPUState s)\n }\n \n tcg_ctx->gen_tb = tb;\n- tcg_ctx->addr_type = target_long_bits() == 32 ? TCG_TYPE_I32 : TCG_TYPE_I64;\n tcg_ctx->guest_mo = cpu->cc->tcg_ops->guest_default_memory_order;\n \n restart_translate:\ndiff --git a/accel/tcg/translator.c b/accel/tcg/translator.c\nindex f3eddcbb2e8..cd7d079fe05 100644\n--- a/accel/tcg/translator.c\n+++ b/accel/tcg/translator.c\n@@ -121,13 +121,15 @@ bool translator_use_goto_tb(DisasContextBase *db, vaddr dest)\n \n void translator_loop(CPUState *cpu, TranslationBlock *tb, int *max_insns,\n vaddr pc, void *host_pc, const TranslatorOps *ops,\n- DisasContextBase *db)\n+ DisasContextBase *db, TCGType addr_type)\n {\n uint32_t cflags = tb_cflags(tb);\n TCGOp *icount_start_insn;\n TCGOp *first_insn_start = NULL;\n bool plugin_enabled;\n \n+ tcg_ctx->addr_type = addr_type;\n+\n /* Initialize DisasContext */\n db->tb = tb;\n db->pc_first = pc;\ndiff --git a/target/alpha/translate.c b/target/alpha/translate.c\nindex 4d22d7d5a45..d2d1467a812 100644\n--- a/target/alpha/translate.c\n+++ b/target/alpha/translate.c\n@@ -2953,5 +2953,6 @@ void alpha_translate_code(CPUState *cpu, TranslationBlock *tb,\n int *max_insns, vaddr pc, void *host_pc)\n {\n DisasContext dc;\n- translator_loop(cpu, tb, max_insns, pc, host_pc, &alpha_tr_ops, &dc.base);\n+ translator_loop(cpu, tb, max_insns, pc, host_pc, &alpha_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\ndiff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c\nindex 7533a4d01b6..df2cbd66b38 100644\n--- a/target/arm/tcg/translate-a64.c\n+++ b/target/arm/tcg/translate-a64.c\n@@ -10956,5 +10956,6 @@ void aarch64_translate_code(CPUState *cpu, TranslationBlock *tb,\n {\n DisasContext dc = {};\n translator_loop(cpu, tb, max_insns, pc, host_pc,\n- &aarch64_translator_ops, &dc.base);\n+ &aarch64_translator_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\ndiff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c\nindex 9ab926b118e..fa4c7907dcd 100644\n--- a/target/arm/tcg/translate.c\n+++ b/target/arm/tcg/translate.c\n@@ -6889,6 +6889,6 @@ void arm_translate_code(CPUState *cpu, TranslationBlock *tb,\n (EX_TBFLAG_AM32(tb_flags, THUMB)\n ? &thumb_translator_ops\n : &arm_translator_ops),\n- &dc.base);\n+ &dc.base, TCG_TYPE_VA);\n }\n }\ndiff --git a/target/avr/translate.c b/target/avr/translate.c\nindex 649dd4b0112..3c576060970 100644\n--- a/target/avr/translate.c\n+++ b/target/avr/translate.c\n@@ -2802,5 +2802,6 @@ void avr_cpu_translate_code(CPUState *cs, TranslationBlock *tb,\n int *max_insns, vaddr pc, void *host_pc)\n {\n DisasContext dc = { };\n- translator_loop(cs, tb, max_insns, pc, host_pc, &avr_tr_ops, &dc.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &avr_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\ndiff --git a/target/hexagon/translate.c b/target/hexagon/translate.c\nindex 633401451d8..6ae2adabc0f 100644\n--- a/target/hexagon/translate.c\n+++ b/target/hexagon/translate.c\n@@ -1077,7 +1077,8 @@ void hexagon_translate_code(CPUState *cs, TranslationBlock *tb,\n DisasContext ctx;\n \n translator_loop(cs, tb, max_insns, pc, host_pc,\n- &hexagon_tr_ops, &ctx.base);\n+ &hexagon_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\n \n #define NAME_LEN 64\ndiff --git a/target/hppa/translate.c b/target/hppa/translate.c\nindex 70c20c00377..cf57ec518d4 100644\n--- a/target/hppa/translate.c\n+++ b/target/hppa/translate.c\n@@ -4899,5 +4899,6 @@ void hppa_translate_code(CPUState *cs, TranslationBlock *tb,\n int *max_insns, vaddr pc, void *host_pc)\n {\n DisasContext ctx = { };\n- translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\ndiff --git a/target/i386/tcg/translate.c b/target/i386/tcg/translate.c\nindex 14210d569f7..2115c5cd24b 100644\n--- a/target/i386/tcg/translate.c\n+++ b/target/i386/tcg/translate.c\n@@ -3615,5 +3615,6 @@ void x86_translate_code(CPUState *cpu, TranslationBlock *tb,\n {\n DisasContext dc;\n \n- translator_loop(cpu, tb, max_insns, pc, host_pc, &i386_tr_ops, &dc.base);\n+ translator_loop(cpu, tb, max_insns, pc, host_pc, &i386_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\ndiff --git a/target/loongarch/tcg/translate.c b/target/loongarch/tcg/translate.c\nindex b9ed13d19c6..202b80e0475 100644\n--- a/target/loongarch/tcg/translate.c\n+++ b/target/loongarch/tcg/translate.c\n@@ -342,7 +342,8 @@ void loongarch_translate_code(CPUState *cs, TranslationBlock *tb,\n DisasContext ctx;\n \n translator_loop(cs, tb, max_insns, pc, host_pc,\n- &loongarch_tr_ops, &ctx.base);\n+ &loongarch_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\n \n void loongarch_translate_init(void)\ndiff --git a/target/m68k/translate.c b/target/m68k/translate.c\nindex abc1c79f3cd..138c89d3e53 100644\n--- a/target/m68k/translate.c\n+++ b/target/m68k/translate.c\n@@ -6126,7 +6126,8 @@ void m68k_translate_code(CPUState *cpu, TranslationBlock *tb,\n int *max_insns, vaddr pc, void *host_pc)\n {\n DisasContext dc;\n- translator_loop(cpu, tb, max_insns, pc, host_pc, &m68k_tr_ops, &dc.base);\n+ translator_loop(cpu, tb, max_insns, pc, host_pc, &m68k_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\n \n static double floatx80_to_double(CPUM68KState *env, uint16_t high, uint64_t low)\ndiff --git a/target/microblaze/translate.c b/target/microblaze/translate.c\nindex 2af67beecec..5e8bb4ed77b 100644\n--- a/target/microblaze/translate.c\n+++ b/target/microblaze/translate.c\n@@ -1788,7 +1788,8 @@ void mb_translate_code(CPUState *cpu, TranslationBlock *tb,\n int *max_insns, vaddr pc, void *host_pc)\n {\n DisasContext dc;\n- translator_loop(cpu, tb, max_insns, pc, host_pc, &mb_tr_ops, &dc.base);\n+ translator_loop(cpu, tb, max_insns, pc, host_pc, &mb_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\n \n void mb_cpu_dump_state(CPUState *cs, FILE *f, int flags)\ndiff --git a/target/mips/tcg/translate.c b/target/mips/tcg/translate.c\nindex 54849e9ff1a..3426acd37b4 100644\n--- a/target/mips/tcg/translate.c\n+++ b/target/mips/tcg/translate.c\n@@ -15242,7 +15242,8 @@ void mips_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext ctx;\n \n- translator_loop(cs, tb, max_insns, pc, host_pc, &mips_tr_ops, &ctx.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &mips_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\n \n void mips_tcg_init(void)\ndiff --git a/target/or1k/translate.c b/target/or1k/translate.c\nindex de81dc6ef8d..eb4485312f2 100644\n--- a/target/or1k/translate.c\n+++ b/target/or1k/translate.c\n@@ -1647,7 +1647,8 @@ void openrisc_translate_code(CPUState *cs, TranslationBlock *tb,\n DisasContext ctx;\n \n translator_loop(cs, tb, max_insns, pc, host_pc,\n- &openrisc_tr_ops, &ctx.base);\n+ &openrisc_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\n \n void openrisc_cpu_dump_state(CPUState *cs, FILE *f, int flags)\ndiff --git a/target/ppc/translate.c b/target/ppc/translate.c\nindex a09a6df93fd..3f6d326cef3 100644\n--- a/target/ppc/translate.c\n+++ b/target/ppc/translate.c\n@@ -6719,5 +6719,6 @@ void ppc_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext ctx;\n \n- translator_loop(cs, tb, max_insns, pc, host_pc, &ppc_tr_ops, &ctx.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &ppc_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\ndiff --git a/target/riscv/translate.c b/target/riscv/translate.c\nindex cb4f4436018..f42e53df888 100644\n--- a/target/riscv/translate.c\n+++ b/target/riscv/translate.c\n@@ -1440,7 +1440,8 @@ void riscv_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext ctx;\n \n- translator_loop(cs, tb, max_insns, pc, host_pc, &riscv_tr_ops, &ctx.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &riscv_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\n \n void riscv_translate_init(void)\ndiff --git a/target/rx/translate.c b/target/rx/translate.c\nindex a245b9db8fe..132d495710c 100644\n--- a/target/rx/translate.c\n+++ b/target/rx/translate.c\n@@ -2270,7 +2270,8 @@ void rx_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext dc;\n \n- translator_loop(cs, tb, max_insns, pc, host_pc, &rx_tr_ops, &dc.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &rx_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\n \n #define ALLOC_REGISTER(sym, name) \\\ndiff --git a/target/s390x/tcg/translate.c b/target/s390x/tcg/translate.c\nindex 92344441878..0f274621e5a 100644\n--- a/target/s390x/tcg/translate.c\n+++ b/target/s390x/tcg/translate.c\n@@ -6509,7 +6509,8 @@ void s390x_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext dc;\n \n- translator_loop(cs, tb, max_insns, pc, host_pc, &s390x_tr_ops, &dc.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &s390x_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\n \n void s390x_restore_state_to_opc(CPUState *cs,\ndiff --git a/target/sh4/translate.c b/target/sh4/translate.c\nindex b1057727c55..5adf650744c 100644\n--- a/target/sh4/translate.c\n+++ b/target/sh4/translate.c\n@@ -2316,5 +2316,6 @@ void sh4_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext ctx;\n \n- translator_loop(cs, tb, max_insns, pc, host_pc, &sh4_tr_ops, &ctx.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &sh4_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\ndiff --git a/target/sparc/translate.c b/target/sparc/translate.c\nindex 7e8558dbbd8..3156be6a94c 100644\n--- a/target/sparc/translate.c\n+++ b/target/sparc/translate.c\n@@ -5853,7 +5853,8 @@ void sparc_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext dc = {};\n \n- translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);\n+ translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\n \n void sparc_tcg_init(void)\ndiff --git a/target/tricore/translate.c b/target/tricore/translate.c\nindex 0eaf7a82f87..8cd6b58f66b 100644\n--- a/target/tricore/translate.c\n+++ b/target/tricore/translate.c\n@@ -8500,7 +8500,8 @@ void tricore_translate_code(CPUState *cs, TranslationBlock *tb,\n {\n DisasContext ctx;\n translator_loop(cs, tb, max_insns, pc, host_pc,\n- &tricore_tr_ops, &ctx.base);\n+ &tricore_tr_ops, &ctx.base,\n+ TCG_TYPE_VA);\n }\n \n /*\ndiff --git a/target/xtensa/translate.c b/target/xtensa/translate.c\nindex 5e3707d3fdf..6f9dd9fb5cf 100644\n--- a/target/xtensa/translate.c\n+++ b/target/xtensa/translate.c\n@@ -1233,7 +1233,8 @@ void xtensa_translate_code(CPUState *cpu, TranslationBlock *tb,\n {\n DisasContext dc = {};\n translator_loop(cpu, tb, max_insns, pc, host_pc,\n- &xtensa_translator_ops, &dc.base);\n+ &xtensa_translator_ops, &dc.base,\n+ TCG_TYPE_VA);\n }\n \n void xtensa_cpu_dump_state(CPUState *cs, FILE *f, int flags)\n", "prefixes": [ "v11", "14/21" ] }