Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2220870/?format=api
{ "id": 2220870, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2220870/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-pci/patch/20260408-parse_iommu_cells-v13-1-fa921e92661b@oss.qualcomm.com/", "project": { "id": 28, "url": "http://patchwork.ozlabs.org/api/1.1/projects/28/?format=api", "name": "Linux PCI development", "link_name": "linux-pci", "list_id": "linux-pci.vger.kernel.org", "list_email": "linux-pci@vger.kernel.org", "web_url": null, "scm_url": null, "webscm_url": null }, "msgid": "<20260408-parse_iommu_cells-v13-1-fa921e92661b@oss.qualcomm.com>", "date": "2026-04-08T10:03:25", "name": "[v13,1/3] of: Add convenience wrappers for of_map_id()", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "67617829e1b8cda81cacfb33ab869df2e7583dbe", "submitter": { "id": 92739, "url": "http://patchwork.ozlabs.org/api/1.1/people/92739/?format=api", "name": "Vijayanand Jitta", "email": "vijayanand.jitta@oss.qualcomm.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/linux-pci/patch/20260408-parse_iommu_cells-v13-1-fa921e92661b@oss.qualcomm.com/mbox/", "series": [ { "id": 499113, "url": "http://patchwork.ozlabs.org/api/1.1/series/499113/?format=api", "web_url": "http://patchwork.ozlabs.org/project/linux-pci/list/?series=499113", "date": "2026-04-08T10:03:26", "name": "of: parsing of multi #{iommu,msi}-cells in maps", "version": 13, "mbox": "http://patchwork.ozlabs.org/series/499113/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2220870/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2220870/checks/", "tags": {}, "headers": { "Return-Path": "\n <linux-pci+bounces-52144-incoming=patchwork.ozlabs.org@vger.kernel.org>", "X-Original-To": [ "incoming@patchwork.ozlabs.org", "linux-pci@vger.kernel.org" ], "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=qualcomm.com header.i=@qualcomm.com header.a=rsa-sha256\n header.s=qcppdkim1 header.b=RXcpx1ZR;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.a=rsa-sha256 header.s=google header.b=Sq/s0qrE;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=vger.kernel.org\n (client-ip=2600:3c0a:e001:db::12fc:5321; helo=sea.lore.kernel.org;\n envelope-from=linux-pci+bounces-52144-incoming=patchwork.ozlabs.org@vger.kernel.org;\n receiver=patchwork.ozlabs.org)", "smtp.subspace.kernel.org;\n\tdkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com\n header.b=\"RXcpx1ZR\";\n\tdkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.b=\"Sq/s0qrE\"", "smtp.subspace.kernel.org;\n arc=none smtp.client-ip=205.220.180.131", "smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com", "smtp.subspace.kernel.org;\n spf=pass smtp.mailfrom=oss.qualcomm.com" ], "Received": [ "from sea.lore.kernel.org (sea.lore.kernel.org\n [IPv6:2600:3c0a:e001:db::12fc:5321])\n\t(using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)\n\t key-exchange x25519)\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4frJd34JBXz1xtJ\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 08 Apr 2026 20:06:47 +1000 (AEST)", "from smtp.subspace.kernel.org (conduit.subspace.kernel.org\n [100.90.174.1])\n\tby sea.lore.kernel.org (Postfix) with ESMTP id 75E20305E9E6\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 8 Apr 2026 10:04:28 +0000 (UTC)", "from localhost.localdomain (localhost.localdomain [127.0.0.1])\n\tby smtp.subspace.kernel.org (Postfix) with ESMTP id CD7D33B893B;\n\tWed, 8 Apr 2026 10:04:08 +0000 (UTC)", "from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com\n [205.220.180.131])\n\t(using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby smtp.subspace.kernel.org (Postfix) with ESMTPS id 5982E3B27DC\n\tfor <linux-pci@vger.kernel.org>; Wed, 8 Apr 2026 10:03:57 +0000 (UTC)", "from pps.filterd (m0279869.ppops.net [127.0.0.1])\n\tby mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id\n 6389vrdY2411815\n\tfor <linux-pci@vger.kernel.org>; Wed, 8 Apr 2026 10:03:55 GMT", "from mail-pf1-f198.google.com (mail-pf1-f198.google.com\n [209.85.210.198])\n\tby mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4dd61vb73b-1\n\t(version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT)\n\tfor <linux-pci@vger.kernel.org>; Wed, 08 Apr 2026 10:03:54 +0000 (GMT)", "by mail-pf1-f198.google.com with SMTP id\n d2e1a72fcca58-82c63f85c84so3545032b3a.2\n for <linux-pci@vger.kernel.org>; Wed, 08 Apr 2026 03:03:54 -0700 (PDT)", "from hu-vjitta-hyd.qualcomm.com ([202.46.23.25])\n by smtp.gmail.com with ESMTPSA id\n d2e1a72fcca58-82cf9b5fb22sm25805584b3a.26.2026.04.08.03.03.42\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Wed, 08 Apr 2026 03:03:52 -0700 (PDT)" ], "ARC-Seal": "i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116;\n\tt=1775642647; cv=none;\n b=aFRYgEf6BxsdyC0mhVbj9HpnfQjhqV8yn5d4TJh1RNzdhcXM0JggkAQO7wI00HlgLZWeP1GylPLviY+VmEU+goRMMcqETx7AYhG3sdOniWCh7FVJAslF5LOfhQBLB7642uHXBCQ1OtOxr/4DY2GXnyzbbWj29oFGKt7zo9xWL4o=", "ARC-Message-Signature": "i=1; a=rsa-sha256; d=subspace.kernel.org;\n\ts=arc-20240116; t=1775642647; c=relaxed/simple;\n\tbh=bmn9oR4CHseVq+Q1yzNkzndMq0RHssJSS9rv7b6NSno=;\n\th=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References:\n\t In-Reply-To:To:Cc;\n b=t9EaTJPY68Yl8bTP6DrrN/J5rDmILY9DC3o25eY8STUK8fmZ94HMR3FAM5neTem0mnBlC3b2P95TivPla5L6RgIzWG6d1x5Y5CbB0m+4PIOvMOspfAIkt29DjqeemSu1KI2cbill8n8kaIsvNlBaDX7TqTE3QcuW2kZ7/6u5b1s=", "ARC-Authentication-Results": "i=1; smtp.subspace.kernel.org;\n dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com;\n spf=pass smtp.mailfrom=oss.qualcomm.com;\n dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com\n header.b=RXcpx1ZR;\n dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.b=Sq/s0qrE; arc=none smtp.client-ip=205.220.180.131", "DKIM-Signature": [ "v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h=\n\tcc:content-transfer-encoding:content-type:date:from:in-reply-to\n\t:message-id:mime-version:references:subject:to; s=qcppdkim1; bh=\n\tQkYW84mNfsxJu25KdM9HhqHWqHHn7yyj15gOr+bOnfo=; b=RXcpx1ZRTwDeA/bt\n\tToynNkAstqA1PSFVS/JPQHdD710GP5rO8S4CwZoNu7oIYfC1vOenA0X27aewuKVw\n\t81ywxO/OmUWZfViYhWAifNW61bmT0shnPPbM6J3qNbZqVyj8dE1JYthoEsiXt7RU\n\tLAmRRcP57sn+14GrPaXSk+wUi3g682NCXUHY6IAOtry3ybMVNxYYqtaJ8Zglx58/\n\tHoNmlbb6ZepFaKJImn42PemMsGBZvM0K37LRKyRiSUUuvn7xJ9kwI1EYql11OKLr\n\tH4IA8gcHjFMKDiPvotMv3m1lK4N/rj90/EYmBPIESe+e5/m0+KWwp22URgkxLZas\n\t2N9ykw==", "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=oss.qualcomm.com; s=google; t=1775642634; x=1776247434;\n darn=vger.kernel.org;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:from:to:cc:subject:date:message-id\n :reply-to;\n bh=QkYW84mNfsxJu25KdM9HhqHWqHHn7yyj15gOr+bOnfo=;\n b=Sq/s0qrE/9e/FTxbfE6k85UuwAbkKE+DHzOAQQ6DtZywA4z00dkDAtZQoFHbfn6ySK\n 0lSoT3sTScpd2l0U9dzWQVB9z8Vsy42kEpSId8BVkFMflvpWlhCeb7a/xbca45vfD+7I\n UxU5Jo30JSf3xoYopR5LzT9WqoA9YeSxKLoCItdeWZ4PRaVv9MPV/4JFf+zDPtJH55eQ\n yIPGC4RvVMejnaz2WxlGrXP4OnGe21ftfcBZ0XdOO7lgB8MGEP6am5NVvYqYoii+5O7B\n ECZ6P89J8zI0EnqyefgDewsC8uKsAWcRJvotQHU+yy7GYG0zOd867NWbPNxSsmNI3QOm\n X+1g==" ], "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775642634; x=1776247434;\n h=cc:to:in-reply-to:references:message-id:content-transfer-encoding\n :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to\n :cc:subject:date:message-id:reply-to;\n bh=QkYW84mNfsxJu25KdM9HhqHWqHHn7yyj15gOr+bOnfo=;\n b=h6UBR9P226r34PH4XFGpfEZaLDG5fWREvZhFHtmPu4fe/kv5OwxIjOTrt3e/xeP9lA\n aW2NcPGMjVKXkwuZph9eToMGxSiAZOQba3ooOLlAXndmjjP+3olvN5m+hkgY20ObDwtN\n FS+HrnigLOOH2+Qmi5kKzOXqnWtRg/mi9YnD0XHEIs+Rb+aEj6qoS8/8R2SY5vs3Vmys\n OTcmcnmhze9boHz4TdZ7TdvXJTp8e0ujJpZZsmtqsqk9sD9PzxxlrAB4XXVQFxtdWo0j\n L5ogeMqdumutZcoAw8CiAA9PZcmTrISpQ5d3Fvrf0JTFvtN0ImGjCVOW12WI5JJ7yZ81\n SKNw==", "X-Forwarded-Encrypted": "i=1;\n AJvYcCX7OzOLQAHpHW4pHFyTidN73TPlUV3j+FEawxT+ABLUe5EmXHyx11Z26urxmUP+qGz0P1r78A7tAWo=@vger.kernel.org", "X-Gm-Message-State": "AOJu0YyfH7WIIWqyn6pVP6D40swFMoT4ZNQH+R2bgm+9RF9o20tu3u4+\n\tfWMaucUT1kepbySlTGPaV1L89iZoVdj/7mX2nEGXftF+8I++FIvpVqODGnFo6YnISk/l7/tEWg2\n\tZMqbngbsg6x7DfKGvQ6ac93FNZ4TnOwwt3Zb6XgHwqSwPcwkRxgKJ9nBKp0kW+jY=", "X-Gm-Gg": "AeBDies8rM9AEIhPV7Dt4QoP1jAaiLJEPqvNYqFQLdLwWNRqvZmez8B9RiStNhl7HIt\n\twMeKG1KXRmqUybQnOovrwbeppUwyrfnGONVRUPWjN9xFToad39mv1IpOYIXCZQnn+RU2RxIPBQs\n\tzsGdesrIhjTshKF0DVrJQJWCzN3akkFlakXklwrZy2Krbg/Nhoti/cRr795ipwAh8KEoPzzDAbV\n\tIEOD833ZmBSdOzbVnPiop4Q1ltkgtObYx2UMrFd+gsKwRBe4NiuW7g1pP6kBlDEx3P/GZVTQujH\n\tNRstZhYZaFpKvYi9An9SrQp0MxXdy3qkHqsTQhlGRWKeWS2f/27Dm+m0sW90FP+pbwajmu1dkW4\n\tJ2ORcn6nQsaLJc/0lcjj0VJANkwb0STN1JXFdkCJKN+yYqhoMPXQBI4DK", "X-Received": [ "by 2002:a05:6a00:3cd3:b0:82c:dd31:b84a with SMTP id\n d2e1a72fcca58-82d0dbaf6bbmr20222253b3a.43.1775642633636;\n Wed, 08 Apr 2026 03:03:53 -0700 (PDT)", "by 2002:a05:6a00:3cd3:b0:82c:dd31:b84a with SMTP id\n d2e1a72fcca58-82d0dbaf6bbmr20222170b3a.43.1775642632934;\n Wed, 08 Apr 2026 03:03:52 -0700 (PDT)" ], "From": "Vijayanand Jitta <vijayanand.jitta@oss.qualcomm.com>", "Date": "Wed, 08 Apr 2026 15:33:25 +0530", "Subject": "[PATCH v13 1/3] of: Add convenience wrappers for of_map_id()", "Precedence": "bulk", "X-Mailing-List": "linux-pci@vger.kernel.org", "List-Id": "<linux-pci.vger.kernel.org>", "List-Subscribe": "<mailto:linux-pci+subscribe@vger.kernel.org>", "List-Unsubscribe": "<mailto:linux-pci+unsubscribe@vger.kernel.org>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=\"utf-8\"", "Content-Transfer-Encoding": "7bit", "Message-Id": "<20260408-parse_iommu_cells-v13-1-fa921e92661b@oss.qualcomm.com>", "References": "<20260408-parse_iommu_cells-v13-0-fa921e92661b@oss.qualcomm.com>", "In-Reply-To": "<20260408-parse_iommu_cells-v13-0-fa921e92661b@oss.qualcomm.com>", "To": "Nipun Gupta <nipun.gupta@amd.com>,\n Nikhil Agarwal <nikhil.agarwal@amd.com>, Joerg Roedel <joro@8bytes.org>,\n Will Deacon <will@kernel.org>, Robin Murphy <robin.murphy@arm.com>,\n Marc Zyngier <maz@kernel.org>, Lorenzo Pieralisi <lpieralisi@kernel.org>,\n Thomas Gleixner <tglx@kernel.org>, Saravana Kannan <saravanak@kernel.org>,\n Richard Zhu <hongxing.zhu@nxp.com>, Lucas Stach <l.stach@pengutronix.de>,\n\t=?utf-8?q?Krzysztof_Wilczy=C5=84ski?= <kwilczynski@kernel.org>,\n Manivannan Sadhasivam <mani@kernel.org>, Bjorn Helgaas <bhelgaas@google.com>,\n Frank Li <Frank.Li@nxp.com>, Sascha Hauer <s.hauer@pengutronix.de>,\n Pengutronix Kernel Team <kernel@pengutronix.de>,\n Fabio Estevam <festevam@gmail.com>, Juergen Gross <jgross@suse.com>,\n Stefano Stabellini <sstabellini@kernel.org>,\n Oleksandr Tyshchenko <oleksandr_tyshchenko@epam.com>,\n Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>,\n Konrad Dybcio <konrad.dybcio@oss.qualcomm.com>,\n Bjorn Andersson <bjorn.andersson@oss.qualcomm.com>,\n Rob Herring <robh@kernel.org>, Conor Dooley <conor+dt@kernel.org>,\n Krzysztof Kozlowski <krzk+dt@kernel.org>,\n Prakash Gupta <prakash.gupta@oss.qualcomm.com>,\n Vikash Garodia <vikash.garodia@oss.qualcomm.com>", "Cc": "linux-kernel@vger.kernel.org, iommu@lists.linux.dev,\n linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org,\n linux-pci@vger.kernel.org, imx@lists.linux.dev,\n xen-devel@lists.xenproject.org, linux-arm-msm@vger.kernel.org,\n Vijayanand Jitta <vijayanand.jitta@oss.qualcomm.com>", "X-Mailer": "b4 0.15.1", "X-Developer-Signature": "v=1; a=ed25519-sha256; t=1775642611; l=8620;\n i=vijayanand.jitta@oss.qualcomm.com; s=20260301; h=from:subject:message-id;\n bh=Bsp9hT6sgzNh1NrIZ0uduUy4Yj5U0gq9szC+ECoPqVA=;\n b=1jtxyj1nljWs2knelvu9gUqx4z67op6AyycivTypsbxJkeSjly3E+2krvp1ZLhyNEF7EMJLhj\n LYIKR2726jgBjLtrOiKVCOc6gc8Gb2cOgDuSi2nJU0q4j2+F0zbtGNM", "X-Developer-Key": "i=vijayanand.jitta@oss.qualcomm.com; a=ed25519;\n pk=Lpi7Cs3wHe8KZtqvyci7FTOLzsKpEHKGCaPNZw+1zRI=", "X-Proofpoint-Spam-Details-Enc": "AW1haW4tMjYwNDA4MDA5MSBTYWx0ZWRfX2tts8Gyfv4MR\n dSOW0Umv2Gh095kgs+rLyIR6q1lIJUHYn633uSvBEneM6kXBiXGBmWsn44UyYnwCVToOH6vNXXg\n 7jHg9rdOgxXGOKuTsrX7nXw4sRXLjeWpVAQp6rZb20/gBpxmC64jggYxpjH+5AWGMAGupEzxC04\n wumQXyHPZ5/6t0GX7PTZqv7aLMgHxKN8V1mDEZJpN9Zb474aP4KyeoCo5Yjgnj8AEJxgvvYMiFe\n 0v35N1aWYaYYgV+rJYbkGYEmcxhb5ZfmFsb+c7F9Pk+eaH9yvcWlRazfxwGxGqx+EkQO4H94M/U\n /Jj86cVDd3UXl3FV55V7lsI7i6XMa7otquFkvCmGQtCm71yQXEDbyjCKoRCtziksScKlYVADSL+\n TOVqpydF3zrHC34GWxASfNJ68p7RB9pc9+rK18MEcmkfvtue6Fff0q6krL4mFPV+jV3Xl8BeaE5\n cOkjJ4aIbyyyj9XrQyA==", "X-Authority-Analysis": "v=2.4 cv=FecHAp+6 c=1 sm=1 tr=0 ts=69d6280a cx=c_pps\n a=m5Vt/hrsBiPMCU0y4gIsQw==:117 a=ZePRamnt/+rB5gQjfz0u9A==:17\n a=IkcTkHD0fZMA:10 a=A5OVakUREuEA:10 a=s4-Qcg_JpJYA:10\n a=VkNPw1HP01LnGYTKEx00:22 a=u7WPNUs3qKkmUXheDGA7:22 a=_glEPmIy2e8OvE2BGh3C:22\n a=7CQSdrXTAAAA:8 a=VwQbUJbxAAAA:8 a=8AirrxEcAAAA:8 a=1XWaLZrsAAAA:8\n a=EUspDBNiAAAA:8 a=f4O9XJQV64orvU1ydW8A:9 a=QEXdDO2ut3YA:10\n a=IoOABgeZipijB_acs4fv:22 a=a-qgeE7W1pNrGK8U0ZQC:22 a=ST-jHhOKWsTCqRlWije3:22", "X-Proofpoint-ORIG-GUID": "jj1YYZH4Xmp8Y5fc0h61ZEc84brPsWHr", "X-Proofpoint-GUID": "jj1YYZH4Xmp8Y5fc0h61ZEc84brPsWHr", "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49\n definitions=2026-04-08_03,2026-04-08_01,2025-10-01_01", "X-Proofpoint-Spam-Details": "rule=outbound_notspam policy=outbound score=0\n malwarescore=0 phishscore=0 lowpriorityscore=0 priorityscore=1501\n suspectscore=0 clxscore=1015 impostorscore=0 bulkscore=0 adultscore=0\n spamscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound\n adjust=0 reason=mlx scancount=1 engine=8.22.0-2604010000\n definitions=main-2604080091" }, "content": "From: Robin Murphy <robin.murphy@arm.com>\n\nSince we now have quite a few users parsing \"iommu-map\" and \"msi-map\"\nproperties, give them some wrappers to conveniently encapsulate the\nappropriate sets of property names. This will also make it easier to\nthen change of_map_id() to correctly account for specifier cells.\n\nReviewed-by: Rob Herring (Arm) <robh@kernel.org>\nReviewed-by: Frank Li <Frank.Li@nxp.com>\nAcked-by: Marc Zyngier <maz@kernel.org>\nAcked-by: Bjorn Helgaas <bhelgaas@google.com>\nSigned-off-by: Robin Murphy <robin.murphy@arm.com>\nSigned-off-by: Vijayanand Jitta <vijayanand.jitta@oss.qualcomm.com>\n---\n drivers/cdx/cdx_msi.c | 3 +--\n drivers/iommu/of_iommu.c | 4 +---\n drivers/irqchip/irq-gic-its-msi-parent.c | 2 +-\n drivers/of/base.c | 38 ++++++++++++++++++++++++++++++++\n drivers/of/irq.c | 3 +--\n drivers/pci/controller/dwc/pci-imx6.c | 6 ++---\n drivers/pci/controller/pcie-apple.c | 3 +--\n drivers/xen/grant-dma-ops.c | 3 +--\n include/linux/of.h | 18 +++++++++++++++\n 9 files changed, 64 insertions(+), 16 deletions(-)", "diff": "diff --git a/drivers/cdx/cdx_msi.c b/drivers/cdx/cdx_msi.c\nindex 91b95422b263..63b3544ec997 100644\n--- a/drivers/cdx/cdx_msi.c\n+++ b/drivers/cdx/cdx_msi.c\n@@ -128,8 +128,7 @@ static int cdx_msi_prepare(struct irq_domain *msi_domain,\n \tint ret;\n \n \t/* Retrieve device ID from requestor ID using parent device */\n-\tret = of_map_id(parent->of_node, cdx_dev->msi_dev_id, \"msi-map\", \"msi-map-mask\",\n-\t\t\tNULL, &dev_id);\n+\tret = of_map_msi_id(parent->of_node, cdx_dev->msi_dev_id, NULL, &dev_id);\n \tif (ret) {\n \t\tdev_err(dev, \"of_map_id failed for MSI: %d\\n\", ret);\n \t\treturn ret;\ndiff --git a/drivers/iommu/of_iommu.c b/drivers/iommu/of_iommu.c\nindex 6b989a62def2..a511ecf21fcd 100644\n--- a/drivers/iommu/of_iommu.c\n+++ b/drivers/iommu/of_iommu.c\n@@ -48,9 +48,7 @@ static int of_iommu_configure_dev_id(struct device_node *master_np,\n \tstruct of_phandle_args iommu_spec = { .args_count = 1 };\n \tint err;\n \n-\terr = of_map_id(master_np, *id, \"iommu-map\",\n-\t\t\t \"iommu-map-mask\", &iommu_spec.np,\n-\t\t\t iommu_spec.args);\n+\terr = of_map_iommu_id(master_np, *id, &iommu_spec.np, iommu_spec.args);\n \tif (err)\n \t\treturn err;\n \ndiff --git a/drivers/irqchip/irq-gic-its-msi-parent.c b/drivers/irqchip/irq-gic-its-msi-parent.c\nindex d36b278ae66c..b63343a227a9 100644\n--- a/drivers/irqchip/irq-gic-its-msi-parent.c\n+++ b/drivers/irqchip/irq-gic-its-msi-parent.c\n@@ -180,7 +180,7 @@ static int of_pmsi_get_msi_info(struct irq_domain *domain, struct device *dev, u\n \n \tstruct device_node *msi_ctrl __free(device_node) = NULL;\n \n-\treturn of_map_id(dev->of_node, dev->id, \"msi-map\", \"msi-map-mask\", &msi_ctrl, dev_id);\n+\treturn of_map_msi_id(dev->of_node, dev->id, &msi_ctrl, dev_id);\n }\n \n static int its_pmsi_prepare(struct irq_domain *domain, struct device *dev,\ndiff --git a/drivers/of/base.c b/drivers/of/base.c\nindex 57420806c1a2..ae04487bd614 100644\n--- a/drivers/of/base.c\n+++ b/drivers/of/base.c\n@@ -2201,3 +2201,41 @@ int of_map_id(const struct device_node *np, u32 id,\n \treturn 0;\n }\n EXPORT_SYMBOL_GPL(of_map_id);\n+\n+/**\n+ * of_map_iommu_id - Translate an ID using \"iommu-map\" bindings.\n+ * @np: root complex device node.\n+ * @id: Requester ID of the device (e.g. PCI RID/BDF or a platform\n+ * stream/device ID) used as the lookup key in the iommu-map table.\n+ * @target: optional pointer to a target device node.\n+ * @id_out: optional pointer to receive the translated ID.\n+ *\n+ * Convenience wrapper around of_map_id() using \"iommu-map\" and \"iommu-map-mask\".\n+ *\n+ * Return: 0 on success or a standard error code on failure.\n+ */\n+int of_map_iommu_id(const struct device_node *np, u32 id,\n+\t\t struct device_node **target, u32 *id_out)\n+{\n+\treturn of_map_id(np, id, \"iommu-map\", \"iommu-map-mask\", target, id_out);\n+}\n+EXPORT_SYMBOL_GPL(of_map_iommu_id);\n+\n+/**\n+ * of_map_msi_id - Translate an ID using \"msi-map\" bindings.\n+ * @np: root complex device node.\n+ * @id: Requester ID of the device (e.g. PCI RID/BDF or a platform\n+ * stream/device ID) used as the lookup key in the msi-map table.\n+ * @target: optional pointer to a target device node.\n+ * @id_out: optional pointer to receive the translated ID.\n+ *\n+ * Convenience wrapper around of_map_id() using \"msi-map\" and \"msi-map-mask\".\n+ *\n+ * Return: 0 on success or a standard error code on failure.\n+ */\n+int of_map_msi_id(const struct device_node *np, u32 id,\n+\t\t struct device_node **target, u32 *id_out)\n+{\n+\treturn of_map_id(np, id, \"msi-map\", \"msi-map-mask\", target, id_out);\n+}\n+EXPORT_SYMBOL_GPL(of_map_msi_id);\ndiff --git a/drivers/of/irq.c b/drivers/of/irq.c\nindex 6367c67732d2..e37c1b3f8736 100644\n--- a/drivers/of/irq.c\n+++ b/drivers/of/irq.c\n@@ -817,8 +817,7 @@ u32 of_msi_xlate(struct device *dev, struct device_node **msi_np, u32 id_in)\n \t * \"msi-map\" or an \"msi-parent\" property.\n \t */\n \tfor (parent_dev = dev; parent_dev; parent_dev = parent_dev->parent) {\n-\t\tif (!of_map_id(parent_dev->of_node, id_in, \"msi-map\",\n-\t\t\t\t\"msi-map-mask\", msi_np, &id_out))\n+\t\tif (!of_map_msi_id(parent_dev->of_node, id_in, msi_np, &id_out))\n \t\t\tbreak;\n \t\tif (!of_check_msi_parent(parent_dev->of_node, msi_np))\n \t\t\tbreak;\ndiff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c\nindex a5b8d0b71677..bff8289f804a 100644\n--- a/drivers/pci/controller/dwc/pci-imx6.c\n+++ b/drivers/pci/controller/dwc/pci-imx6.c\n@@ -1144,8 +1144,7 @@ static int imx_pcie_add_lut_by_rid(struct imx_pcie *imx_pcie, u32 rid)\n \tu32 sid = 0;\n \n \ttarget = NULL;\n-\terr_i = of_map_id(dev->of_node, rid, \"iommu-map\", \"iommu-map-mask\",\n-\t\t\t &target, &sid_i);\n+\terr_i = of_map_iommu_id(dev->of_node, rid, &target, &sid_i);\n \tif (target) {\n \t\tof_node_put(target);\n \t} else {\n@@ -1158,8 +1157,7 @@ static int imx_pcie_add_lut_by_rid(struct imx_pcie *imx_pcie, u32 rid)\n \t}\n \n \ttarget = NULL;\n-\terr_m = of_map_id(dev->of_node, rid, \"msi-map\", \"msi-map-mask\",\n-\t\t\t &target, &sid_m);\n+\terr_m = of_map_msi_id(dev->of_node, rid, &target, &sid_m);\n \n \t/*\n \t * err_m target\ndiff --git a/drivers/pci/controller/pcie-apple.c b/drivers/pci/controller/pcie-apple.c\nindex 2d92fc79f6dd..a0937b7b3c4d 100644\n--- a/drivers/pci/controller/pcie-apple.c\n+++ b/drivers/pci/controller/pcie-apple.c\n@@ -764,8 +764,7 @@ static int apple_pcie_enable_device(struct pci_host_bridge *bridge, struct pci_d\n \tdev_dbg(&pdev->dev, \"added to bus %s, index %d\\n\",\n \t\tpci_name(pdev->bus->self), port->idx);\n \n-\terr = of_map_id(port->pcie->dev->of_node, rid, \"iommu-map\",\n-\t\t\t\"iommu-map-mask\", NULL, &sid);\n+\terr = of_map_iommu_id(port->pcie->dev->of_node, rid, NULL, &sid);\n \tif (err)\n \t\treturn err;\n \ndiff --git a/drivers/xen/grant-dma-ops.c b/drivers/xen/grant-dma-ops.c\nindex c2603e700178..1b7696b2d762 100644\n--- a/drivers/xen/grant-dma-ops.c\n+++ b/drivers/xen/grant-dma-ops.c\n@@ -325,8 +325,7 @@ static int xen_dt_grant_init_backend_domid(struct device *dev,\n \t\tstruct pci_dev *pdev = to_pci_dev(dev);\n \t\tu32 rid = PCI_DEVID(pdev->bus->number, pdev->devfn);\n \n-\t\tif (of_map_id(np, rid, \"iommu-map\", \"iommu-map-mask\", &iommu_spec.np,\n-\t\t\t\tiommu_spec.args)) {\n+\t\tif (of_map_iommu_id(np, rid, &iommu_spec.np, iommu_spec.args)) {\n \t\t\tdev_dbg(dev, \"Cannot translate ID\\n\");\n \t\t\treturn -ESRCH;\n \t\t}\ndiff --git a/include/linux/of.h b/include/linux/of.h\nindex be6ec4916adf..fe841f3cc747 100644\n--- a/include/linux/of.h\n+++ b/include/linux/of.h\n@@ -465,6 +465,12 @@ int of_map_id(const struct device_node *np, u32 id,\n \t const char *map_name, const char *map_mask_name,\n \t struct device_node **target, u32 *id_out);\n \n+int of_map_iommu_id(const struct device_node *np, u32 id,\n+\t\t struct device_node **target, u32 *id_out);\n+\n+int of_map_msi_id(const struct device_node *np, u32 id,\n+\t\t struct device_node **target, u32 *id_out);\n+\n phys_addr_t of_dma_get_max_cpu_address(struct device_node *np);\n \n struct kimage;\n@@ -934,6 +940,18 @@ static inline int of_map_id(const struct device_node *np, u32 id,\n \treturn -EINVAL;\n }\n \n+static inline int of_map_iommu_id(const struct device_node *np, u32 id,\n+\t\t\t\t struct device_node **target, u32 *id_out)\n+{\n+\treturn -EINVAL;\n+}\n+\n+static inline int of_map_msi_id(const struct device_node *np, u32 id,\n+\t\t\t\tstruct device_node **target, u32 *id_out)\n+{\n+\treturn -EINVAL;\n+}\n+\n static inline phys_addr_t of_dma_get_max_cpu_address(struct device_node *np)\n {\n \treturn PHYS_ADDR_MAX;\n", "prefixes": [ "v13", "1/3" ] }