get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/1.1/patches/2220345/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 2220345,
    "url": "http://patchwork.ozlabs.org/api/1.1/patches/2220345/?format=api",
    "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260407022748.57629-17-pierrick.bouvier@linaro.org/",
    "project": {
        "id": 14,
        "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api",
        "name": "QEMU Development",
        "link_name": "qemu-devel",
        "list_id": "qemu-devel.nongnu.org",
        "list_email": "qemu-devel@nongnu.org",
        "web_url": "",
        "scm_url": "",
        "webscm_url": ""
    },
    "msgid": "<20260407022748.57629-17-pierrick.bouvier@linaro.org>",
    "date": "2026-04-07T02:27:44",
    "name": "[v9,16/20] target/arm/tcg/translate-a64.c: use translator_ldl_end instead of arm_ldl_code",
    "commit_ref": null,
    "pull_url": null,
    "state": "new",
    "archived": false,
    "hash": "1e713b5a907cb8bc555406b09d70c82274d228c1",
    "submitter": {
        "id": 85798,
        "url": "http://patchwork.ozlabs.org/api/1.1/people/85798/?format=api",
        "name": "Pierrick Bouvier",
        "email": "pierrick.bouvier@linaro.org"
    },
    "delegate": null,
    "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260407022748.57629-17-pierrick.bouvier@linaro.org/mbox/",
    "series": [
        {
            "id": 498907,
            "url": "http://patchwork.ozlabs.org/api/1.1/series/498907/?format=api",
            "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=498907",
            "date": "2026-04-07T02:27:28",
            "name": "target/arm: single-binary",
            "version": 9,
            "mbox": "http://patchwork.ozlabs.org/series/498907/mbox/"
        }
    ],
    "comments": "http://patchwork.ozlabs.org/api/patches/2220345/comments/",
    "check": "pending",
    "checks": "http://patchwork.ozlabs.org/api/patches/2220345/checks/",
    "tags": {},
    "headers": {
        "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>",
        "X-Original-To": "incoming@patchwork.ozlabs.org",
        "Delivered-To": "patchwork-incoming@legolas.ozlabs.org",
        "Authentication-Results": [
            "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=raM3jJRj;\n\tdkim-atps=neutral",
            "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)"
        ],
        "Received": [
            "from lists.gnu.org (lists.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fqVWp3gL7z1xtJ\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 07 Apr 2026 12:29:26 +1000 (AEST)",
            "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1w9wAz-0007j9-3w; Mon, 06 Apr 2026 22:28:25 -0400",
            "from eggs.gnu.org ([2001:470:142:3::10])\n by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <pierrick.bouvier@linaro.org>)\n id 1w9wAp-0007ct-CS\n for qemu-devel@nongnu.org; Mon, 06 Apr 2026 22:28:15 -0400",
            "from mail-pl1-x62d.google.com ([2607:f8b0:4864:20::62d])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <pierrick.bouvier@linaro.org>)\n id 1w9wAl-00070q-A7\n for qemu-devel@nongnu.org; Mon, 06 Apr 2026 22:28:14 -0400",
            "by mail-pl1-x62d.google.com with SMTP id\n d9443c01a7336-2a871daa98fso35237685ad.1\n for <qemu-devel@nongnu.org>; Mon, 06 Apr 2026 19:28:10 -0700 (PDT)",
            "from pc.taild8403c.ts.net (216-71-219-44.dyn.novuscom.net.\n [216.71.219.44]) by smtp.gmail.com with ESMTPSA id\n d9443c01a7336-2b2749794e8sm161423685ad.53.2026.04.06.19.28.09\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Mon, 06 Apr 2026 19:28:09 -0700 (PDT)"
        ],
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1775528890; x=1776133690; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=6gG6PBIjNyyRHRNZFFmOCXFmvndww7AFyaXSO9hngxg=;\n b=raM3jJRjhpzGNyvPZ5NBfqzxYFhy45DJ7raEUVO30L5sOBo3yOoLz38JfUXsl/ERrU\n DJs2L5kvtK0MLR/nbgnbtn/cmR+Hh4OzcWNAAP5OIkr4EVFomGIYqy/7ZlsypfI8OxKs\n sTSehp1UU8PrC3OsNWltP55h3coaZ7cJPK1yvNhRaUWAMUXinjd3i9S355Zd2KhGMVjc\n raLH7HwTgde/UQq9xDp+/OZrDup+7SnhO27J4I5ptqFoqa6DCFnXSyZXo/IAp6jwa93H\n NbKRnZIDDyZhSv52x+tXVwaqvIEWaogCURcjF8VRZZgzC2x6G14j7UgDnJTClYqyIlA8\n ULxg==",
        "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775528890; x=1776133690;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=6gG6PBIjNyyRHRNZFFmOCXFmvndww7AFyaXSO9hngxg=;\n b=aNgdpSvNlEg9tFWqKpe7vWN0M6l75G2Zkh8wWzhSf9Wdhxu7RcnMmDvnrbQZw85qSW\n Cksb5Hf6Lvx80FZJ0F2bl5JSAfITM7KsdCKOD7HZUUJJ89D6A26XPnDAwnhlQFcuaG3N\n trVh8+tQWlHGNWGWcq+amTqQH8R0Sl9VeSu2s0x4MX6yugvIVbszenqL7pFT/kjbnK5V\n EVjKkWyMzbXYwOfGmEeHv80A4WuNA2YaDXBIFgylKaSYmJIfY6/rtsard4mf0oGoRNkO\n T9+X+tlOnwO46WaIS24C13mPePqC5eb8iN7vNrM3RRMBpKHtCjLcX4nzs0ti/9e3Utni\n gaiA==",
        "X-Gm-Message-State": "AOJu0YyJVjpGuF+gH9KdNBkf+8AVfMAR1FcWzwNVyMXd00E4mgm/BPC3\n 0tludwixng98foGyk9/BAkepkzQBLexAQq80XRCUmDo04LFwUpM2CDNxiej8dHizPNDpwULilSE\n c6qnmxTqW1A==",
        "X-Gm-Gg": "AeBDiet5c6StpjB+YY0oEYZ9bRzw9Dqi2aRaj5lXfNLsQtwSBXgSepRHE6vZPC1D8U0\n RaKAFvSlzAiE8j/7FvMSxWFdeO3UB8K1ww46RCCOEI9XA9FTSC/Po6WMjrm+Kz7Y6gbWoSKI8Ew\n pcSF0jxkW5zIfV9pYWxDWta93xw8klkuLYXBI6/dJABzQF1s3RarPxw/vsq9gUyrjrkS8Xl5Vw9\n SXDapy+5nP1zk3jhCefRw2LUpYIhbIf4vbr3+ogBUPG1nni4XqW76B1hiowXaeYDFFrxAfsb/Ci\n c6PhoUnLoWPcAAYQGFksoXAvbrIE6cRUSN2OoY93bevTV1vft1l+xdUZ2O6xxKwJxBKOznC29Ii\n lIjzZBAwKDHAdDqDtk6xGcA/nW3JxGFYRMKIi/FJ006tYOeXtxCuoKOH2qUWnyN8XYiZFS0HaxF\n kQzhk5yR3B1p9oJQyZjuK5s9/ldj2QRl13lOAVHtmFgLUCtNgma3teNE7DF3SaryWQg0SvBcvjE\n Vn0",
        "X-Received": "by 2002:a17:903:1c6:b0:2b2:6237:b0a with SMTP id\n d9443c01a7336-2b28188a924mr150022445ad.43.1775528889863;\n Mon, 06 Apr 2026 19:28:09 -0700 (PDT)",
        "From": "Pierrick Bouvier <pierrick.bouvier@linaro.org>",
        "To": "qemu-devel@nongnu.org",
        "Cc": "philmd@linaro.org, Paolo Bonzini <pbonzini@redhat.com>,\n Peter Maydell <peter.maydell@linaro.org>,\n Richard Henderson <richard.henderson@linaro.org>,\n Pierrick Bouvier <pierrick.bouvier@linaro.org>, jim.macarthur@linaro.org,\n qemu-arm@nongnu.org",
        "Subject": "[PATCH v9 16/20] target/arm/tcg/translate-a64.c: use\n translator_ldl_end instead of arm_ldl_code",
        "Date": "Mon,  6 Apr 2026 19:27:44 -0700",
        "Message-ID": "<20260407022748.57629-17-pierrick.bouvier@linaro.org>",
        "X-Mailer": "git-send-email 2.47.3",
        "In-Reply-To": "<20260407022748.57629-1-pierrick.bouvier@linaro.org>",
        "References": "<20260407022748.57629-1-pierrick.bouvier@linaro.org>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "Received-SPF": "pass client-ip=2607:f8b0:4864:20::62d;\n envelope-from=pierrick.bouvier@linaro.org; helo=mail-pl1-x62d.google.com",
        "X-Spam_score_int": "-20",
        "X-Spam_score": "-2.1",
        "X-Spam_bar": "--",
        "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no",
        "X-Spam_action": "no action",
        "X-BeenThere": "qemu-devel@nongnu.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "qemu development <qemu-devel.nongnu.org>",
        "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>",
        "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>",
        "List-Post": "<mailto:qemu-devel@nongnu.org>",
        "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>",
        "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>",
        "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org",
        "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org"
    },
    "content": "Allows to reduce scope of target/arm/tcg/arm_ldst.h to aarch32 only.\n\nSuggested-by: Richard Henderson <richard.henderson@linaro.org>\nReviewed-by: Richard Henderson <richard.henderson@linaro.org>\nSigned-off-by: Pierrick Bouvier <pierrick.bouvier@linaro.org>\n---\n target/arm/tcg/translate-a64.c | 5 ++---\n 1 file changed, 2 insertions(+), 3 deletions(-)",
    "diff": "diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c\nindex f446c269dfc..567337fb40f 100644\n--- a/target/arm/tcg/translate-a64.c\n+++ b/target/arm/tcg/translate-a64.c\n@@ -25,7 +25,6 @@\n #include \"translate-a64.h\"\n #include \"tcg/tcg-op.h\"\n #include \"qemu/log.h\"\n-#include \"arm_ldst.h\"\n #include \"semihosting/semihost.h\"\n #include \"cpregs.h\"\n \n@@ -10800,7 +10799,7 @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu)\n     if (pc & 3) {\n         /*\n          * PC alignment fault.  This has priority over the instruction abort\n-         * that we would receive from a translation fault via arm_ldl_code.\n+         * that we would receive from a translation fault via translator_ldl_end.\n          * This should only be possible after an indirect branch, at the\n          * start of the TB.\n          */\n@@ -10812,7 +10811,7 @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu)\n     }\n \n     s->pc_curr = pc;\n-    insn = arm_ldl_code(env, &s->base, pc, s->sctlr_b);\n+    insn = translator_ldl_end(env, &s->base, pc, MO_LE);\n     s->insn = insn;\n     s->base.pc_next = pc + 4;\n \n",
    "prefixes": [
        "v9",
        "16/20"
    ]
}