Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.1/patches/2220254/?format=api
{ "id": 2220254, "url": "http://patchwork.ozlabs.org/api/1.1/patches/2220254/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260406182609.193886-15-pierrick.bouvier@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260406182609.193886-15-pierrick.bouvier@linaro.org>", "date": "2026-04-06T18:26:03", "name": "[v8,14/20] target/arm/tcg/translate.c: replace TCGv with TCGv_va", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "bb9760eef88398210091b105f31c3a6ccdc22912", "submitter": { "id": 85798, "url": "http://patchwork.ozlabs.org/api/1.1/people/85798/?format=api", "name": "Pierrick Bouvier", "email": "pierrick.bouvier@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260406182609.193886-15-pierrick.bouvier@linaro.org/mbox/", "series": [ { "id": 498886, "url": "http://patchwork.ozlabs.org/api/1.1/series/498886/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=498886", "date": "2026-04-06T18:25:52", "name": "target/arm: single-binary", "version": 8, "mbox": "http://patchwork.ozlabs.org/series/498886/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/patches/2220254/comments/", "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2220254/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=ikJ1piPV;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists.gnu.org (lists.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fqHvH0qSGz1xtJ\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 07 Apr 2026 04:30:35 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1w9oen-0007Vk-LY; Mon, 06 Apr 2026 14:26:41 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <pierrick.bouvier@linaro.org>)\n id 1w9oel-0007Tg-Rp\n for qemu-devel@nongnu.org; Mon, 06 Apr 2026 14:26:39 -0400", "from mail-pf1-x431.google.com ([2607:f8b0:4864:20::431])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <pierrick.bouvier@linaro.org>)\n id 1w9oei-0002Pn-3L\n for qemu-devel@nongnu.org; Mon, 06 Apr 2026 14:26:39 -0400", "by mail-pf1-x431.google.com with SMTP id\n d2e1a72fcca58-823c56765fdso2139909b3a.1\n for <qemu-devel@nongnu.org>; Mon, 06 Apr 2026 11:26:34 -0700 (PDT)", "from pc.taild8403c.ts.net (216-71-219-44.dyn.novuscom.net.\n [216.71.219.44]) by smtp.gmail.com with ESMTPSA id\n 41be03b00d2f7-c76c6561fe9sm12765080a12.15.2026.04.06.11.26.32\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Mon, 06 Apr 2026 11:26:32 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1775499993; x=1776104793; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=MwdNd4FHCrq25/1aSpiuowhEqZjmmXC6pqpEfiyTzXI=;\n b=ikJ1piPV+tZYPjhgm2oMQkaIQTzcUdN1UJPD5eXeoTeg0yuM8GVqP/AtZ+BV6cVt3K\n 0iSwUaNoTERx7Idyv8XX6ShMw2h5/iREb3mQSA/NAi7PU1B9MceWlFHmBSdW8V4InAuX\n KGj5XIilzliirZ9tKQpJgnIiisFAYdQjE39EnARy7FBQDvCWt4eoNMJuw795/AXeRmDu\n xGxnXIlBDxqHm/WhfE5jYYF9o22P/emuESfzZas64cdOAeZ20gi8ALghVFs//4Z7TQra\n hOluddARnnZIMZL111vdDzI6IeLrT+g962XVZpBFHm3qquP/e0RW6OttLK8zOcfB6ThI\n mrfg==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775499993; x=1776104793;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=MwdNd4FHCrq25/1aSpiuowhEqZjmmXC6pqpEfiyTzXI=;\n b=NqWPQqZS9jmCQMhCH1KAzvGiekcEPXEtKyUP2jOKWrWGO6gCBTMTuEXO/B133SUITH\n D2E+BVqlBI78Hqh52eSxRtrkSYbTysAI7y5tJ/0THdHmDArLG/xvxJ7Cf0RARGKV5DOM\n rfmZGBzz7vs7jdljEm4yEOuHInhKfMlUn7YV9stIfnBBC84rJSaQzsb8lPF+8nTwDvUj\n 4ZCb1Kvfdxzm19PwT8moMsEVNxeVd+1URZY5PZwZH1xOSEIQcNo9s5wejEVBJmv9gyta\n ZeF+I1g3Tz2OXILapdaHtiVzmHhBXT75NiR1q0tdyqOINHbFUALKTNchWxy8G6BxidbE\n KhQQ==", "X-Gm-Message-State": "AOJu0YwovpRWpGTah4LbW9GyiOvsNGhoxDrldkhxTh6d8uGXSRAxfJ8B\n gQUywxb2vMWmvsYBKNRcgDsImcGkHYJwSXFZPx9R+QkhXB0hmWBbfJ5Wzh9FMU4fMtoh6f5Nr2P\n ybKe1VhET1Q==", "X-Gm-Gg": "AeBDieuWnUkRuqwR/EW84jyf3z996hC8QoUrp1RYZb828w7H/L7NNFN1z5H2jTKH35i\n WyAfw9zG3JrWMWbjMREH/MAaAI2JJDb+VWCmnmoDf5ctOwxyYbArqhq6CuW2XUnESXtNmhS6Ivl\n xMCc1sdIlxl6/3rADFDGIIqsJYlzNmoeNY/nQKjblDMLJl+FyUH3eVPBnnqTJagjSnGrFDwmYrQ\n Yji02hifuO37bbeoiOTxjauhUT/l81dm9W1mftozYWQo3FVIhOUEQBfuDTY/O+i8IrtM9t2tiy+\n nE0IytYH+ci4CdL1Yx8VUuZdXIWBwqIie2dn/lic483mTvBtj6HND0pO1l4hN/UhbxDbq0vCVl3\n xs+LsxdVW/6zfydA9Gbyy0sel2/2oXW/FfjVVK7I3GtvgdffExYKwiTnJZO3uCg6eYen294siMU\n DzqxszoaoXmLd3UQImqu4GJjDFY9XRr9dhBnE2YYEbmFrwCIdjs1UV5raWMgsx/h8vmmqpqeINj\n ecgKmudd2HyX98=", "X-Received": "by 2002:a05:6a20:430b:b0:39b:e789:7d10 with SMTP id\n adf61e73a8af0-39f2f20dfc7mr13998709637.57.1775499993169;\n Mon, 06 Apr 2026 11:26:33 -0700 (PDT)", "From": "Pierrick Bouvier <pierrick.bouvier@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "Peter Maydell <peter.maydell@linaro.org>,\n Richard Henderson <richard.henderson@linaro.org>, jim.macarthur@linaro.org,\n Pierrick Bouvier <pierrick.bouvier@linaro.org>,\n Paolo Bonzini <pbonzini@redhat.com>, philmd@linaro.org, qemu-arm@nongnu.org", "Subject": "[PATCH v8 14/20] target/arm/tcg/translate.c: replace TCGv with\n TCGv_va", "Date": "Mon, 6 Apr 2026 11:26:03 -0700", "Message-ID": "<20260406182609.193886-15-pierrick.bouvier@linaro.org>", "X-Mailer": "git-send-email 2.47.3", "In-Reply-To": "<20260406182609.193886-1-pierrick.bouvier@linaro.org>", "References": "<20260406182609.193886-1-pierrick.bouvier@linaro.org>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2607:f8b0:4864:20::431;\n envelope-from=pierrick.bouvier@linaro.org; helo=mail-pf1-x431.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "We know this file is for 32-bit runtime target, so we can set\nTCG_ADDRESS_BITS and pass the correct addr_type to translator_loop.\n\nSigned-off-by: Pierrick Bouvier <pierrick.bouvier@linaro.org>\n---\n target/arm/tcg/translate.c | 33 +++++++++++++++++----------------\n 1 file changed, 17 insertions(+), 16 deletions(-)", "diff": "diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c\nindex ebcf68aea97..6ea48efbac2 100644\n--- a/target/arm/tcg/translate.c\n+++ b/target/arm/tcg/translate.c\n@@ -22,7 +22,8 @@\n \n #include \"translate.h\"\n #include \"translate-a32.h\"\n-#include \"tcg/tcg-op.h\"\n+#define TCG_ADDRESS_BITS 32\n+#include \"tcg/tcg-op-mem.h\"\n #include \"qemu/log.h\"\n #include \"arm_ldst.h\"\n #include \"semihosting/semihost.h\"\n@@ -909,14 +910,14 @@ MemOp pow2_align(unsigned i)\n * that the address argument is TCGv_i32 rather than TCGv.\n */\n \n-static TCGv gen_aa32_addr(DisasContext *s, TCGv_i32 a32, MemOp op)\n+static TCGv_va gen_aa32_addr(DisasContext *s, TCGv_i32 a32, MemOp op)\n {\n- TCGv addr = tcg_temp_new();\n- tcg_gen_extu_i32_tl(addr, a32);\n+ TCGv_va addr = tcgv_va_temp_new();\n+ tcg_gen_mov_i32(addr, a32);\n \n /* Not needed for user-mode BE32, where we use MO_BE instead. */\n if (!IS_USER_ONLY && s->sctlr_b && (op & MO_SIZE) < MO_32) {\n- tcg_gen_xori_tl(addr, addr, 4 - (1 << (op & MO_SIZE)));\n+ tcg_gen_xori_i32(addr, addr, 4 - (1 << (op & MO_SIZE)));\n }\n return addr;\n }\n@@ -928,21 +929,21 @@ static TCGv gen_aa32_addr(DisasContext *s, TCGv_i32 a32, MemOp op)\n void gen_aa32_ld_internal_i32(DisasContext *s, TCGv_i32 val,\n TCGv_i32 a32, int index, MemOp opc)\n {\n- TCGv addr = gen_aa32_addr(s, a32, opc);\n+ TCGv_va addr = gen_aa32_addr(s, a32, opc);\n tcg_gen_qemu_ld_i32(val, addr, index, opc);\n }\n \n void gen_aa32_st_internal_i32(DisasContext *s, TCGv_i32 val,\n TCGv_i32 a32, int index, MemOp opc)\n {\n- TCGv addr = gen_aa32_addr(s, a32, opc);\n+ TCGv_va addr = gen_aa32_addr(s, a32, opc);\n tcg_gen_qemu_st_i32(val, addr, index, opc);\n }\n \n void gen_aa32_ld_internal_i64(DisasContext *s, TCGv_i64 val,\n TCGv_i32 a32, int index, MemOp opc)\n {\n- TCGv addr = gen_aa32_addr(s, a32, opc);\n+ TCGv_va addr = gen_aa32_addr(s, a32, opc);\n \n tcg_gen_qemu_ld_i64(val, addr, index, opc);\n \n@@ -955,7 +956,7 @@ void gen_aa32_ld_internal_i64(DisasContext *s, TCGv_i64 val,\n void gen_aa32_st_internal_i64(DisasContext *s, TCGv_i64 val,\n TCGv_i32 a32, int index, MemOp opc)\n {\n- TCGv addr = gen_aa32_addr(s, a32, opc);\n+ TCGv_va addr = gen_aa32_addr(s, a32, opc);\n \n /* Not needed for user-mode BE32, where we use MO_BE instead. */\n if (!IS_USER_ONLY && s->sctlr_b && (opc & MO_SIZE) == MO_64) {\n@@ -2035,7 +2036,7 @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2,\n * architecturally 64-bit access, but instead do a 64-bit access\n * using MO_BE if appropriate and then split the two halves.\n */\n- TCGv taddr = gen_aa32_addr(s, addr, opc);\n+ TCGv_va taddr = gen_aa32_addr(s, addr, opc);\n \n tcg_gen_qemu_ld_i64(t64, taddr, get_mem_index(s), opc);\n tcg_gen_mov_i64(cpu_exclusive_val, t64);\n@@ -2064,7 +2065,7 @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2,\n {\n TCGv_i32 t0, t1, t2;\n TCGv_i64 extaddr;\n- TCGv taddr;\n+ TCGv_va taddr;\n TCGLabel *done_label;\n TCGLabel *fail_label;\n MemOp opc = size | MO_ALIGN | s->be_data;\n@@ -3791,7 +3792,7 @@ static void do_ldrd_load(DisasContext *s, TCGv_i32 addr, int rt, int rt2)\n */\n int mem_idx = get_mem_index(s);\n MemOp opc = MO_64 | MO_ALIGN_4 | MO_ATOM_SUBALIGN | s->be_data;\n- TCGv taddr = gen_aa32_addr(s, addr, opc);\n+ TCGv_va taddr = gen_aa32_addr(s, addr, opc);\n TCGv_i64 t64 = tcg_temp_new_i64();\n TCGv_i32 tmp = tcg_temp_new_i32();\n TCGv_i32 tmp2 = tcg_temp_new_i32();\n@@ -3846,7 +3847,7 @@ static void do_strd_store(DisasContext *s, TCGv_i32 addr, int rt, int rt2)\n */\n int mem_idx = get_mem_index(s);\n MemOp opc = MO_64 | MO_ALIGN_4 | MO_ATOM_SUBALIGN | s->be_data;\n- TCGv taddr = gen_aa32_addr(s, addr, opc);\n+ TCGv_va taddr = gen_aa32_addr(s, addr, opc);\n TCGv_i32 t1 = load_reg(s, rt);\n TCGv_i32 t2 = load_reg(s, rt2);\n TCGv_i64 t64 = tcg_temp_new_i64();\n@@ -4067,7 +4068,7 @@ DO_LDST(STRH, store, MO_UW)\n static bool op_swp(DisasContext *s, arg_SWP *a, MemOp opc)\n {\n TCGv_i32 addr, tmp;\n- TCGv taddr;\n+ TCGv_va taddr;\n \n opc |= s->be_data;\n addr = load_reg(s, a->rn);\n@@ -6881,6 +6882,7 @@ void arm_translate_code(CPUState *cpu, TranslationBlock *tb,\n DisasContext dc = { };\n const TranslatorOps *ops = &arm_translator_ops;\n CPUARMTBFlags tb_flags = arm_tbflags_from_tb(tb);\n+ TCGType addr_type = is_a64(cpu_env(cpu)) ? TCG_TYPE_I64 : TCG_TYPE_I32;\n \n if (EX_TBFLAG_AM32(tb_flags, THUMB)) {\n ops = &thumb_translator_ops;\n@@ -6891,6 +6893,5 @@ void arm_translate_code(CPUState *cpu, TranslationBlock *tb,\n }\n #endif\n \n- translator_loop(cpu, tb, max_insns, pc, host_pc, ops, &dc.base,\n- tcg_default_addr_type());\n+ translator_loop(cpu, tb, max_insns, pc, host_pc, ops, &dc.base, addr_type);\n }\n", "prefixes": [ "v8", "14/20" ] }