Cover Letter Detail
Show a cover letter.
GET /api/1.1/covers/2227666/?format=api
{ "id": 2227666, "url": "http://patchwork.ozlabs.org/api/1.1/covers/2227666/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/cover/20260424043014.46305-1-richard.henderson@linaro.org/", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.1/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260424043014.46305-1-richard.henderson@linaro.org>", "date": "2026-04-24T04:29:34", "name": "[v2,00/40] target/arm: Implement FEAT_FP8", "submitter": { "id": 72104, "url": "http://patchwork.ozlabs.org/api/1.1/people/72104/?format=api", "name": "Richard Henderson", "email": "richard.henderson@linaro.org" }, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/cover/20260424043014.46305-1-richard.henderson@linaro.org/mbox/", "series": [ { "id": 501300, "url": "http://patchwork.ozlabs.org/api/1.1/series/501300/?format=api", "web_url": "http://patchwork.ozlabs.org/project/qemu-devel/list/?series=501300", "date": "2026-04-24T04:29:37", "name": "target/arm: Implement FEAT_FP8", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/501300/mbox/" } ], "comments": "http://patchwork.ozlabs.org/api/covers/2227666/comments/", "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=TXfntDMP;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g20Rr1dQVz1yDD\n\tfor <incoming@patchwork.ozlabs.org>; Fri, 24 Apr 2026 14:32:24 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wG8Bl-0005jn-T8; Fri, 24 Apr 2026 00:30:49 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wG8BV-0005bX-7N\n for qemu-devel@nongnu.org; Fri, 24 Apr 2026 00:30:36 -0400", "from mail-oa1-x31.google.com ([2001:4860:4864:20::31])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wG8BR-0002UD-1r\n for qemu-devel@nongnu.org; Fri, 24 Apr 2026 00:30:32 -0400", "by mail-oa1-x31.google.com with SMTP id\n 586e51a60fabf-404254ffe8aso5224827fac.0\n for <qemu-devel@nongnu.org>; Thu, 23 Apr 2026 21:30:27 -0700 (PDT)", "from stoup.. ([172.58.183.19]) by smtp.gmail.com with ESMTPSA id\n 586e51a60fabf-42b9ac54ec5sm18880864fac.13.2026.04.23.21.30.21\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Thu, 23 Apr 2026 21:30:25 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1777005026; x=1777609826; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:message-id:date:subject:cc\n :to:from:from:to:cc:subject:date:message-id:reply-to;\n bh=zpyGrLhoZP560GtENt5J7/ZICQCuG+HFtME5LI0/d6E=;\n b=TXfntDMPPrFpUlpNrRfqCvCvWzN/jfpwiwWlWUIO8wC3Ujsxd81Dy0hjM2gH5kj2EY\n IXm1JYEDqLfgkKq3hNdrmd1x+wrnyn9It3XdDwXFDj/eSOwmk1MeN4ie5JRFvD/xVs9K\n hU1k5aMWzvDhDBAQCNbae4IxGoVJvnmB6GTGmD2w+kwTBRRGhBHyg5hu2bgFL49iP/1c\n OgVcwDk3SKTZICidBHiYJXt7+j6+xPN8z9qYIpFqTIRcfJSdsh1KVIVETEtB83OAaQ3u\n /Ahw1Wc4K0rEcjrXoHbq0Zj/ab8+vtisdoq6n+P7ekLzCP8YV0Rmezy99nomkx0OAfQD\n yEqA==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1777005026; x=1777609826;\n h=content-transfer-encoding:mime-version:message-id:date:subject:cc\n :to:from:x-gm-gg:x-gm-message-state:from:to:cc:subject:date\n :message-id:reply-to;\n bh=zpyGrLhoZP560GtENt5J7/ZICQCuG+HFtME5LI0/d6E=;\n b=CWRd11Pq9M+5ESM2+D/gvgRm7oIAbLQFQvOWtVLHz6AEqI9rY4EWwW5ty8D8yAhF+b\n fWjZnwzrsxvYkwKnNDeaeaZZq3+mvyRqUt/o+c/bvvmUpOzKA7+W1B8aijYQLaisoKG0\n 7aWYqjVWuRYt+P62B9PvK1V3AzLHvTlCjmb1Du1Odi4dRHUmLlsh/+dNNUVifGyr591X\n Butm+sHXi8Xjv0uPdtoxyikMPBLu0Dy27i/cDysgBbrmkqRu79tyLow7x9I5aWs40cP8\n 9CtR1NiSU9IyEo+MYCfeWYGoSMpjzuI5CX7SsWdwLfGAEy7GVeShIkN27IfUXEKDwWX3\n fHyg==", "X-Gm-Message-State": "AOJu0Yxmnyvt4N+GEid/g34JxuYVPAXKKBNrGAgLMoEtE+qM2gYeCuy3\n 97BETU2+7NC8mTLdlItcxt2e/Jn1087cialAydDcvkUUXQCV+Wm72zEB2SdDlhg1hNkwm0OQWQS\n fxjs2U/I=", "X-Gm-Gg": "AeBDieslXbFdIUZHFeCfRBwZWD0Y05AMW6cSa3FjKkyQWzDEJaP25r/8ZlcpIPYF6hr\n sKaNLCR2UZv1+dbCB8oeCm+hPFGLPH3zcuI/eHrB3fZ1MTbjBxUhagM7QYteXnu7hezP3OEgvjB\n UcdZtp/hxPNTCI46qykJu8jUQjOuobEVgUj7nR0iCBZgqpZgi5t9fDnxzEhbPvxcQZDAUKnxfce\n E+WOzpnrbdrr1yDLkY6W9E86zFkOF3435NTo36mtFqp73ybFzbYgHpUYpOwSeV5Gelr6C7oU7vu\n uu4+Cj/XngbMGmedu3FQ6l42GYS5fMK263gtFaoqNBBsbCVdaRHz7NUmjxCt7JnF2jG0LG6Bj56\n MXWFCoSu8vDjfQTwVujrgMi3iKp+cdH/8Dfsy3TLwOnWvkW63f3vpXPcvoXblHn0VhtzTi3Hldh\n R0kKwV63gRBsY8y7UF5Muyd7krPrePh3MOqsl9Ho/CLl6h41A81Tv2GL2r/hDVAg==", "X-Received": "by 2002:a05:6871:3689:b0:42c:ecb:233a with SMTP id\n 586e51a60fabf-42c0ecb5202mr6779948fac.18.1777005025771;\n Thu, 23 Apr 2026 21:30:25 -0700 (PDT)", "From": "Richard Henderson <richard.henderson@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "qemu-arm@nongnu.org, pierrick.bouvier@oss.qualcomm.com,\n alex.bennee@linaro.org", "Subject": "[PATCH v2 00/40] target/arm: Implement FEAT_FP8", "Date": "Fri, 24 Apr 2026 14:29:34 +1000", "Message-ID": "<20260424043014.46305-1-richard.henderson@linaro.org>", "X-Mailer": "git-send-email 2.43.0", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=UTF-8", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2001:4860:4864:20::31;\n envelope-from=richard.henderson@linaro.org; helo=mail-oa1-x31.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Changes for v2:\n - Implement FEAT_LUT, a prerequisite missed in v1.\n Sorted the final \"enable FEAT_FP8\" after \"enable FEAT_LUT\".\n\nAnd I should have mentioned before: this needs a firmware update for\n\n tests/functional/aarch64/test_rme_virt.py\n tests/functional/aarch64/test_rme_sbsaref.py\n\nfor the new cpu state in FEAT_FPMR, as the kernel we run tries to use\nthe advertised FPMR and we get a trap to EL3. Once again I wish TF-A\nwould filter the reported ID registers to match the features for which\nit is configured.\n\nPierrick, are you happy to continue hosting these images, or should we\nnominate a Linaro host for these?\n\n\nr~\n\n\nCc: pierrick.bouvier@oss.qualcomm.com\nCc: alex.bennee@linaro.org\n\n\nRichard Henderson (40):\n target/arm: Implement ID_AA64ISAR3\n target/arm: Implement FEAT_FAMINMAX for AdvSIMD\n target/arm: Implement FEAT_FAMINMAX for SME\n target/arm: Implement FEAT_FAMINMAX for SVE\n target/arm: Enable FEAT_FAMINMAX for -cpu max\n target/arm: Update SCR bits for Arm ARM M.a.a\n target/arm: Update HCRX bits for Arm ARM M.a.a\n target/arm: Introduce FPMR\n target/arm: Update SCTLR bits for FEAT_FPMR\n target/arm: Enable EnFPM bits for FEAT_FPMR\n target/arm: Clear FPMR on ResetSVEState\n target/arm: Add FPMR_EL to TBFLAGS\n target/arm: Trap direct acceses to FPMR\n target/arm: Enable FEAT_FPMR for -cpu max\n target/arm: Implement ID_AA64FPFR0\n target/arm: Add isar_feature_aa64_f8cvt\n target/arm: Implement FSCALE for AdvSIMD\n target/arm: Implement FSCALE for SME\n fpu: Add scalbn argument to fp8 conversion routines\n fpu: Add conversions between float16 and float8 formats\n target/arm: Split vector-type.h from cpu.h\n target/arm: Move vectors_overlap to vec_internal.h\n target/arm: Implement BF1CVTL, BF1CVTL2, BF2CVTL, BF2CVTL2 for AdvSIMD\n target/arm: Implement BF1CVT, BF1CVTLT, BF2CVT, BF2CVTLT for SVE\n target/arm: Rename SME BFCVT patterns to BFCVT_hs\n target/arm: Implement BF1CVT, BF1CVTL, BF2CVT, BF2CVTL for SME\n target/arm: Implement F1CVTL, F1CVTL2, F2CVTL, F2CVTL2 for AdvSIMD\n target/arm: Implement F1CVT, F1CVTLT, F2CVT, F2CVTLT for SVE\n target/arm: Implement F1CVT, F1CVTL, F2CVT, F2CVTL for SME\n target/arm: Implement BFCVTN for SVE\n target/arm: Implement FCVTN (16- to 8-bit fp) for AdvSIMD\n target/arm: Implement FCVTN, FCVTN2 (32- to 8-bit fp) for AdvSIMD\n target/arm: Implement FCVTN (16- to 8-bit fp) for SVE\n target/arm: Implement FCVTNB, FCVTNT for SVE\n target/arm: Implement FCVT (FP16 to FP8) for SME\n target/arm: Implement FCVT, FCVTN (FP32 to FP8) for SME\n target/arm: Implement LUTI2, LUTI4 for AdvSIMD\n target/arm: Implement LUTI2, LUTI4 for SVE\n target/arm: Enable FEAT_LUT for -cpu max\n target/arm: Enable FEAT_FP8 for -cpu max\n\n include/fpu/softfloat.h | 22 +-\n target/arm/cpregs.h | 5 +\n target/arm/cpu-features.h | 66 +++\n target/arm/cpu.h | 52 +--\n target/arm/helper-fp8.h | 14 +\n target/arm/internals.h | 13 +-\n target/arm/tcg/helper-a64-defs.h | 11 +\n target/arm/tcg/helper-defs.h | 5 +\n target/arm/tcg/helper-fp8-defs.h | 25 ++\n target/arm/tcg/helper-sme-defs.h | 2 +-\n target/arm/tcg/helper-sve-defs.h | 14 +\n target/arm/tcg/translate-a64.h | 1 +\n target/arm/tcg/translate.h | 10 +\n target/arm/tcg/vec_internal.h | 19 +\n target/arm/vector-type.h | 44 ++\n fpu/softfloat.c | 73 ++-\n target/arm/helper.c | 43 +-\n target/arm/machine.c | 20 +\n target/arm/tcg/cpu64.c | 13 +\n target/arm/tcg/fp8_helper.c | 742 +++++++++++++++++++++++++++++++\n target/arm/tcg/hflags.c | 41 ++\n target/arm/tcg/sme_helper.c | 8 +-\n target/arm/tcg/sve_helper.c | 8 +\n target/arm/tcg/translate-a64.c | 133 ++++++\n target/arm/tcg/translate-sme.c | 85 +++-\n target/arm/tcg/translate-sve.c | 111 +++++\n target/arm/tcg/vec_helper.c | 52 +++\n target/arm/tcg/vec_helper64.c | 51 +++\n docs/system/arm/emulation.rst | 4 +\n target/arm/cpu-sysregs.h.inc | 2 +\n target/arm/tcg/a64.decode | 23 +\n target/arm/tcg/meson.build | 1 +\n target/arm/tcg/sme.decode | 28 +-\n target/arm/tcg/sve.decode | 29 +-\n 34 files changed, 1691 insertions(+), 79 deletions(-)\n create mode 100644 target/arm/helper-fp8.h\n create mode 100644 target/arm/tcg/helper-fp8-defs.h\n create mode 100644 target/arm/vector-type.h\n create mode 100644 target/arm/tcg/fp8_helper.c" }