Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.0/patches/2221149/?format=api
{ "id": 2221149, "url": "http://patchwork.ozlabs.org/api/1.0/patches/2221149/?format=api", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.0/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<f84d180547f96f809684e858861086dc6dab9ed8.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "date": "2026-04-08T16:37:02", "name": "[v3,11/16] target/hexagon: add v73 HVX IEEE bfloat16 insns", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "828a6ee20089cf11e969359b3ced18e3c292ea04", "submitter": { "id": 90606, "url": "http://patchwork.ozlabs.org/api/1.0/people/90606/?format=api", "name": "Matheus Tavares Bernardino", "email": "matheus.bernardino@oss.qualcomm.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/f84d180547f96f809684e858861086dc6dab9ed8.1775665981.git.matheus.bernardino@oss.qualcomm.com/mbox/", "series": [ { "id": 499185, "url": "http://patchwork.ozlabs.org/api/1.0/series/499185/?format=api", "date": "2026-04-08T16:36:53", "name": "hexagon: add missing HVX float instructions", "version": 3, "mbox": "http://patchwork.ozlabs.org/series/499185/mbox/" } ], "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2221149/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=qualcomm.com header.i=@qualcomm.com header.a=rsa-sha256\n header.s=qcppdkim1 header.b=WaWdudGH;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.a=rsa-sha256 header.s=google header.b=Uq+EaSRH;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4frY4N0J2Sz1xy1\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 09 Apr 2026 05:27:47 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wAYVw-0005Rl-QM; Wed, 08 Apr 2026 15:24:36 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <matheus.bernardino@oss.qualcomm.com>)\n id 1wAY5t-0006v6-TB\n for qemu-devel@nongnu.org; Wed, 08 Apr 2026 14:57:42 -0400", "from mx0a-0031df01.pphosted.com ([205.220.168.131])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <matheus.bernardino@oss.qualcomm.com>)\n id 1wAVu8-0006po-0S\n for qemu-devel@nongnu.org; Wed, 08 Apr 2026 12:37:25 -0400", "from pps.filterd (m0279864.ppops.net [127.0.0.1])\n by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id\n 638B5CA21314466\n for <qemu-devel@nongnu.org>; Wed, 8 Apr 2026 16:37:22 GMT", "from mail-pg1-f197.google.com (mail-pg1-f197.google.com\n [209.85.215.197])\n by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4dd8d6m40e-1\n (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT)\n for <qemu-devel@nongnu.org>; Wed, 08 Apr 2026 16:37:22 +0000 (GMT)", "by mail-pg1-f197.google.com with SMTP id\n 41be03b00d2f7-c70ea91bfe1so36482a12.1\n for <qemu-devel@nongnu.org>; Wed, 08 Apr 2026 09:37:22 -0700 (PDT)", "from hu-mathbern-lv.qualcomm.com (Global_NAT1.qualcomm.com.\n [129.46.96.20]) by smtp.gmail.com with ESMTPSA id\n a92af1059eb24-12c1ff43d04sm4082006c88.4.2026.04.08.09.37.19\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Wed, 08 Apr 2026 09:37:20 -0700 (PDT)" ], "DKIM-Signature": [ "v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h=\n cc:content-transfer-encoding:date:from:in-reply-to:message-id\n :mime-version:references:subject:to; s=qcppdkim1; bh=Ceyrp3bDWeS\n 2CmxzLTgZ2UxaZhVIRbI80CTNO5AByP8=; b=WaWdudGHtvBJw+pbrs4Hi/H4vDY\n WBUUNZrq6R+Fb7w5RnC2fJMQARAQCMW+LwXS62rx8y5QytXGfuZhVRYYuJ84X5cF\n bVtuhM+QOk4qojhEcILwvIlJWX8A9FVjdJZot6b1lWEchFHdcjWsYcDFgcQe7j1X\n ipjYBJGZAcel8Ao33wOrNZ1+DpINkSfOJAbd8Dh8ZmQPKqRkacmQbslkn4ZiT5qC\n MPTU8HKJQYtaiUH+44UaxzoTP9X/MALiBqjG7VvSpXUIxQXC3DAtHm4UPmNLcN+0\n cyddv96FipU8V3DebG+O0srdRFybgX94jK0o3AGozeknrR0fBhadqxBBf0w==", "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=oss.qualcomm.com; s=google; t=1775666242; x=1776271042; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=Ceyrp3bDWeS2CmxzLTgZ2UxaZhVIRbI80CTNO5AByP8=;\n b=Uq+EaSRHPafozQv5GJ/s/ankSPC02W49CDK4c8/9iXbZv3PBbJi2OGsr4zCey9O0o+\n NWxF5+A9vuRrMO50A/e2jFOwNzhic9+Zm9rUDL9RxswqQ+XrvX2kzyw25ycf5es1HfCH\n p5rU0/QRrwmOSdMnv7dZPwhFXbQFLlG+JARR1xTmrzwa/2HiG+U78OtA6TN5FekS8UvM\n p01orc7DlR/sOJYswrhhPASWF6yDaijN9WCT0+13zze+FpcZKGm1Qaiz/nPRzNEZndQJ\n Bi+qKKv/tN/cHVcRA4W2Ls/F39WtwidNK0iguwTrBMIHmllI/nDdye/TSTjKwiQYGGFR\n s1rQ==" ], "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775666242; x=1776271042;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=Ceyrp3bDWeS2CmxzLTgZ2UxaZhVIRbI80CTNO5AByP8=;\n b=iJd5KF6mbBUucGghsz9T4MoJLW1Ue+zBfWitpR5TY36+iUMPawyZ+56bi1/NvgJcj1\n 7v0F7sbd+BulNnlzXeZ6pHvMz3s4rWI+/33nxcxrh3jdtsiulBYlMkLiK6Q+HCpTXlRs\n UdDCw4dUIz6WDqCop63ljUFRGAQJqr2+M+EJwc0O1ZJkWwu03O+AGdJ43fTU3JKKvGKy\n okVPxvgnYBMj1J0wDJIN17rr214fwVIAnePqVi1EFGSE+Uo2xLO7UZy+HOw+ZAIUoF8I\n QYL5Ryz8+lmR2ANDZAOlG1/a6svN3VfBpIBaz1wGpPuStl8z7TluN1Oh17Bi5V9wnfvf\n mnXA==", "X-Gm-Message-State": "AOJu0YzOh/FJabxho6NObXJcAC59ojNp87gsbAbF4Bn8AxuvMuh4oZR9\n T+AwTcEdnvSBNKHIj7CzopI2EC2MYLckO8zmJ7S5fiA1H0GyY+NDieHShMyHEg5r6Ivz7Sp384M\n X5RVKLt8XyTE4yOdzcbs1wWab4yziQaRcLV2+z2GsHI88geS/uQzDJfOLt8CTRXN+e5Pp", "X-Gm-Gg": "AeBDiesm+XkiLbiC4TfRQwg5/0sLyvyxyddEvvjqH1T9/ljZuUH9TX/nEHb787M160/\n ivxW/H92scy0mH6wTMfj8jo6UAPE83/VToYT5hoykmNIwRpwksUAWAcKn3yzsLnI0iW9vaDLlyA\n pfh4bQRVsSc7bRGIXT7rFgoUDIANKn1ZDajQEymWf7umg7EM8Vk5OYrd4I/DPUMAUuvyULAHPFT\n 9dMqXyXgBcxHZf03PTle6gSKCvps5UfMt3HYu81wmXPxPRHgw2p9wwE6DxoS4k9/0SHGWcbtw/p\n DWEKbXkOZVEVsxgZ2U/+ieJBV8KuP3pWXUcuRgMOemu0ELKAIAeN1zLsjfCwnomiL0pe7SRIwjU\n iENBk3A16fyAYFUfIj6lxSbOHPXk+844dexzTqduGLNstcBn12SEZO4oSdGAMQmL1MlQ0GQdTOt\n imlPc0ZXxg", "X-Received": [ "by 2002:a05:7022:b98:b0:128:df80:1852 with SMTP id\n a92af1059eb24-12bfb6fe54fmr10695337c88.9.1775666241528;\n Wed, 08 Apr 2026 09:37:21 -0700 (PDT)", "by 2002:a05:7022:b98:b0:128:df80:1852 with SMTP id\n a92af1059eb24-12bfb6fe54fmr10695315c88.9.1775666240715;\n Wed, 08 Apr 2026 09:37:20 -0700 (PDT)" ], "From": "Matheus Tavares Bernardino <matheus.bernardino@oss.qualcomm.com>", "To": "qemu-devel@nongnu.org", "Cc": "richard.henderson@linaro.org, ale@rev.ng, anjo@rev.ng,\n brian.cain@oss.qualcomm.com, ltaylorsimpson@gmail.com,\n marco.liebel@oss.qualcomm.com, philmd@linaro.org,\n quic_mburton@quicinc.com, sid.manning@oss.qualcomm.com", "Subject": "[PATCH v3 11/16] target/hexagon: add v73 HVX IEEE bfloat16 insns", "Date": "Wed, 8 Apr 2026 09:37:02 -0700", "Message-Id": "\n <f84d180547f96f809684e858861086dc6dab9ed8.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "X-Mailer": "git-send-email 2.37.2", "In-Reply-To": "<cover.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "References": "<cover.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "X-Proofpoint-ORIG-GUID": "mjIjDg18J1Y1UMIY_XHCPrhzi6MWLS7B", "X-Proofpoint-Spam-Details-Enc": "AW1haW4tMjYwNDA4MDE1NCBTYWx0ZWRfX3rfCehR3JT8m\n XPK/4LL9GX2I9bmLWHvCx6Fd230BiSpW7KEKjiWmOPwLRsqktgnzyvcOP8qDfqwiNmxgA9J6ukz\n YG+K8BF9i7x8XtKVwF4cwlm7+mzw1f7KzVxC471cC60NHu5qe5qGALZs0FEosUzKaqULvbqP9Rz\n KFT72LVQhcskkNwOl5DdvxK+iQ8uy0vFBlFjL4YldJE5n4XbKkATwUl4B/jo5+zdasPxcz2lWQJ\n ZhVkLLau9DPdr0oRpkzBuVcokW6Tx8xLMUNb6L2//tX8MybLNunEOV6msG1YGy4vLiKbfRIupgL\n yGSXoXDD2BgV3kr/0mZXZzW7WXPqmAz3fevJdVGunqkDBAiwU8vkMYvQkGEfS0CYKldwGZN3nHx\n dhiGoxmKGaUzwINekhhflst09NEoKVXkkvm1xAD+mAIBcV47GAl+u5ioh15E6zr8CykBJkAyaTp\n +gCnJBk2nIknd0SAcGg==", "X-Authority-Analysis": "v=2.4 cv=GN041ONK c=1 sm=1 tr=0 ts=69d68442 cx=c_pps\n a=rz3CxIlbcmazkYymdCej/Q==:117 a=ouPCqIW2jiPt+lZRy3xVPw==:17\n a=A5OVakUREuEA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22\n a=u7WPNUs3qKkmUXheDGA7:22 a=DJpcGTmdVt4CTyJn9g5Z:22 a=EUspDBNiAAAA:8\n a=onv092Jz13JiHwvUDIoA:9 a=bFCP_H2QrGi7Okbo017w:22", "X-Proofpoint-GUID": "mjIjDg18J1Y1UMIY_XHCPrhzi6MWLS7B", "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49\n definitions=2026-04-08_05,2026-04-08_01,2025-10-01_01", "X-Proofpoint-Spam-Details": "rule=outbound_notspam policy=outbound score=0\n lowpriorityscore=0 priorityscore=1501 phishscore=0 suspectscore=0\n clxscore=1015 spamscore=0 adultscore=0 bulkscore=0 impostorscore=0\n malwarescore=0 classifier=typeunknown authscore=0 authtc= authcc=\n route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2604010000\n definitions=main-2604080154", "Received-SPF": "pass client-ip=205.220.168.131;\n envelope-from=matheus.bernardino@oss.qualcomm.com;\n helo=mx0a-0031df01.pphosted.com", "X-Spam_score_int": "-27", "X-Spam_score": "-2.8", "X-Spam_bar": "--", "X-Spam_report": "(-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_LOW=-0.7, RCVD_IN_VALIDITY_RPBL_BLOCKED=0.001,\n RCVD_IN_VALIDITY_SAFE_BLOCKED=0.001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Add HVX IEEE bfloat16 (bf16) instructions:\n\nArithmetic operations:\n- V6_vadd_sf_bf, V6_vsub_sf_bf: add/sub bf16 widening to sf output\n- V6_vmpy_sf_bf: multiply bf16 widening to sf output\n- V6_vmpy_sf_bf_acc: multiply-accumulate bf16 widening to sf output\n\nMin/Max operations:\n- V6_vmin_bf, V6_vmax_bf: bf16 min/max\n\nComparison operations:\n- V6_vgtbf: greater-than compare\n- V6_vgtbf_and, V6_vgtbf_or, V6_vgtbf_xor: predicate variants\n\nConversion operations:\n- V6_vcvt_bf_sf: convert sf to bf16\n\nSigned-off-by: Matheus Tavares Bernardino <matheus.bernardino@oss.qualcomm.com>\n---\n target/hexagon/mmvec/hvx_ieee_fp.h | 37 ++++++++++++\n target/hexagon/mmvec/macros.h | 4 ++\n target/hexagon/mmvec/mmvec.h | 1 +\n target/hexagon/imported/mmvec/encode_ext.def | 15 +++++\n target/hexagon/imported/mmvec/ext.idef | 62 ++++++++++++++++++++\n 5 files changed, 119 insertions(+)", "diff": "diff --git a/target/hexagon/mmvec/hvx_ieee_fp.h b/target/hexagon/mmvec/hvx_ieee_fp.h\nindex ad854b905d..21883c0fad 100644\n--- a/target/hexagon/mmvec/hvx_ieee_fp.h\n+++ b/target/hexagon/mmvec/hvx_ieee_fp.h\n@@ -9,8 +9,11 @@\n \n #include \"fpu/softfloat.h\"\n \n+#define FP32_DEF_NAN 0x7FFFFFFF\n+\n #define f16_to_f32(A) float16_to_float32((A), true, &env->hvx_fp_status)\n #define f32_to_f16(A) float32_to_float16((A), true, &env->hvx_fp_status)\n+#define bf_to_sf(A) bfloat16_to_float32(A, &env->hvx_fp_status)\n \n float32 fp_mult_sf_hf(float16 a1, float16 a2, float_status *fp_status);\n float32 fp_vdmpy(float16 a1, float16 a2, float16 a3, float16 a4,\n@@ -29,4 +32,38 @@ int16_t conv_h_hf(float16 a, float_status *fp_status);\n uint32_t cmpgt_sf(uint32_t a1, uint32_t a2, float_status *fp_status);\n uint16_t cmpgt_hf(uint16_t a1, uint16_t a2, float_status *fp_status);\n \n+/* IEEE BFloat instructions */\n+\n+#define fp_mult_sf_bf(A, B) \\\n+ float32_mul(bf_to_sf(A), bf_to_sf(B), &env->hvx_fp_status)\n+\n+#define fp_add_sf_bf(A, B) \\\n+ float32_add(bf_to_sf(A), bf_to_sf(B), &env->hvx_fp_status)\n+\n+#define fp_sub_sf_bf(A, B) \\\n+ float32_sub(bf_to_sf(A), bf_to_sf(B), &env->hvx_fp_status)\n+\n+#define fp_mult_sf_bf_acc(f1, f2, f3) \\\n+ float32_muladd(bf_to_sf(f1), bf_to_sf(f2), f3, 0, &env->hvx_fp_status)\n+\n+static inline uint16_t sf_to_bf(int32_t A, float_status *fp_status)\n+{\n+ uint32_t rslt = A;\n+ if ((rslt & 0x1FFFF) == 0x08000) {\n+ /* do not round up if exactly .5 and even already */\n+ } else if ((rslt & 0x8000) == 0x8000) {\n+ rslt += 0x8000; /* rounding to nearest number */\n+ }\n+ rslt = float32_is_any_nan(A) ? FP32_DEF_NAN : rslt;\n+ return float32_to_bfloat16(rslt, fp_status);\n+}\n+\n+#define fp_min_bf(A, B) \\\n+ sf_to_bf(float32_min(bf_to_sf(A), bf_to_sf(B), &env->hvx_fp_status), \\\n+ &env->hvx_fp_status);\n+\n+#define fp_max_bf(A, B) \\\n+ sf_to_bf(float32_max(bf_to_sf(A), bf_to_sf(B), &env->hvx_fp_status), \\\n+ &env->hvx_fp_status);\n+\n #endif\ndiff --git a/target/hexagon/mmvec/macros.h b/target/hexagon/mmvec/macros.h\nindex 318d44efb7..4945a61194 100644\n--- a/target/hexagon/mmvec/macros.h\n+++ b/target/hexagon/mmvec/macros.h\n@@ -25,6 +25,9 @@\n #include \"accel/tcg/probe.h\"\n #include \"mmvec/hvx_ieee_fp.h\"\n \n+#define fBFLOAT()\n+#define fCVI_VX_NO_TMP_LD()\n+\n #ifndef QEMU_GENERATE\n #define VdV (*(MMVector *restrict)(VdV_void))\n #define VsV (*(MMVector *restrict)(VsV_void))\n@@ -358,5 +361,6 @@\n \n #define fCMPGT_SF(A, B) cmpgt_sf(A, B, &env->hvx_fp_status)\n #define fCMPGT_HF(A, B) cmpgt_hf(A, B, &env->hvx_fp_status)\n+#define fCMPGT_BF(A, B) fCMPGT_SF((uint32_t)(A) << 16, (uint32_t)(B) << 16)\n \n #endif\ndiff --git a/target/hexagon/mmvec/mmvec.h b/target/hexagon/mmvec/mmvec.h\nindex 31909303b5..ab991471b1 100644\n--- a/target/hexagon/mmvec/mmvec.h\n+++ b/target/hexagon/mmvec/mmvec.h\n@@ -40,6 +40,7 @@ typedef union {\n int8_t b[MAX_VEC_SIZE_BYTES / 1];\n float32 sf[MAX_VEC_SIZE_BYTES / 4];\n float16 hf[MAX_VEC_SIZE_BYTES / 2];\n+ bfloat16 bf[MAX_VEC_SIZE_BYTES / 2];\n } MMVector;\n \n typedef union {\ndiff --git a/target/hexagon/imported/mmvec/encode_ext.def b/target/hexagon/imported/mmvec/encode_ext.def\nindex 3572e4de4c..16f043b77d 100644\n--- a/target/hexagon/imported/mmvec/encode_ext.def\n+++ b/target/hexagon/imported/mmvec/encode_ext.def\n@@ -868,4 +868,19 @@ DEF_ENC(V6_vgthf_or,\"00011100100vvvvvPP1uuuuu001101xx\")\n DEF_ENC(V6_vgtsf_xor,\"00011100100vvvvvPP1uuuuu111010xx\")\n DEF_ENC(V6_vgthf_xor,\"00011100100vvvvvPP1uuuuu111011xx\")\n \n+/* BFLOAT instructions */\n+DEF_ENC(V6_vmpy_sf_bf,\"00011101010vvvvvPP1uuuuu100ddddd\")\n+DEF_ENC(V6_vmpy_sf_bf_acc,\"00011101000vvvvvPP1uuuuu000xxxxx\")\n+DEF_ENC(V6_vadd_sf_bf,\"00011101010vvvvvPP1uuuuu110ddddd\")\n+DEF_ENC(V6_vsub_sf_bf,\"00011101010vvvvvPP1uuuuu101ddddd\")\n+DEF_ENC(V6_vmax_bf,\"00011101010vvvvvPP1uuuuu111ddddd\")\n+DEF_ENC(V6_vmin_bf,\"00011101010vvvvvPP1uuuuu000ddddd\")\n+DEF_ENC(V6_vcvt_bf_sf,\"00011101010vvvvvPP1uuuuu011ddddd\")\n+\n+/* BFLOAT compare instructions */\n+DEF_ENC(V6_vgtbf,\"00011100100vvvvvPP1uuuuu011110dd\")\n+DEF_ENC(V6_vgtbf_and,\"00011100100vvvvvPP1uuuuu110100xx\")\n+DEF_ENC(V6_vgtbf_or,\"00011100100vvvvvPP1uuuuu001110xx\")\n+DEF_ENC(V6_vgtbf_xor,\"00011100100vvvvvPP1uuuuu111100xx\")\n+\n #endif /* NO MMVEC */\ndiff --git a/target/hexagon/imported/mmvec/ext.idef b/target/hexagon/imported/mmvec/ext.idef\nindex b10c5f3240..a762d7ca0d 100644\n--- a/target/hexagon/imported/mmvec/ext.idef\n+++ b/target/hexagon/imported/mmvec/ext.idef\n@@ -3163,6 +3163,15 @@ ITERATOR_INSN_SHIFT_SLOT_FLT(16, vconv_hf_h,\"Vd32.hf=Vu32.h\",\n } \\\n }\n \n+#define VCMPGT_BF(DEST, ASRC, ASRCOP, CMP, N, SRC, MASK, WIDTH) \\\n+{ \\\n+ fBFLOAT(); \\\n+ for (fHIDE(int) i = 0; i < fVBYTES(); i += WIDTH) { \\\n+ fHIDE(int) VAL = fCMPGT_BF(VuV.SRC[i/WIDTH],VvV.SRC[i/WIDTH]) ? MASK : 0; \\\n+ fSETQBITS(DEST,WIDTH,MASK,i,ASRC ASRCOP VAL); \\\n+ } \\\n+}\n+\n /* Vector SF compare */\n #define MMVEC_CMPGT_SF(TYPE,TYPE2,DESCR,N,MASK,WIDTH,SRC) \\\n EXTINSN(V6_vgt##TYPE##_and, \"Qx4&=vcmp.gt(Vu32.\" TYPE2 \",Vv32.\" TYPE2 \")\", \\\n@@ -3201,8 +3210,61 @@ ITERATOR_INSN_SHIFT_SLOT_FLT(16, vconv_hf_h,\"Vd32.hf=Vu32.h\",\n DESCR\" greater than\", \\\n VCMPGT_HF(QdV, , , \">\", N, SRC, MASK, WIDTH))\n \n+/* Vector BF compare */\n+#define MMVEC_CMPGT_BF(TYPE,TYPE2,DESCR,N,MASK,WIDTH,SRC) \\\n+ EXTINSN(V6_vgt##TYPE##_and, \"Qx4&=vcmp.gt(Vu32.\" TYPE2 \",Vv32.\" TYPE2 \")\",\\\n+ ATTRIBS(A_EXTENSION,A_CVI,A_CVI_VA,A_CVI_VA_2SRC,A_HVX_FLT), \\\n+ DESCR\" greater than with predicate-and\", \\\n+ VCMPGT_BF(QxV, fGETQBITS(QxV,WIDTH,MASK,i), &, \">\", N, SRC, MASK, WIDTH)) \\\n+ EXTINSN(V6_vgt##TYPE##_xor, \"Qx4^=vcmp.gt(Vu32.\" TYPE2 \",Vv32.\" TYPE2 \")\", \\\n+ ATTRIBS(A_EXTENSION,A_CVI,A_CVI_VA,A_CVI_VA_2SRC,A_HVX_FLT), \\\n+ DESCR\" greater than with predicate-xor\", \\\n+ VCMPGT_BF(QxV, fGETQBITS(QxV,WIDTH,MASK,i), ^, \">\", N, SRC, MASK, WIDTH)) \\\n+ EXTINSN(V6_vgt##TYPE##_or, \"Qx4|=vcmp.gt(Vu32.\" TYPE2 \",Vv32.\" TYPE2 \")\", \\\n+ ATTRIBS(A_EXTENSION,A_CVI,A_CVI_VA,A_CVI_VA_2SRC,A_HVX_FLT), \\\n+ DESCR\" greater than with predicate-or\", \\\n+ VCMPGT_BF(QxV, fGETQBITS(QxV,WIDTH,MASK,i), |, \">\", N, SRC, MASK, WIDTH)) \\\n+ EXTINSN(V6_vgt##TYPE, \"Qd4=vcmp.gt(Vu32.\" TYPE2 \",Vv32.\" TYPE2 \")\", \\\n+ ATTRIBS(A_EXTENSION,A_CVI,A_CVI_VA,A_CVI_VA_2SRC,A_HVX_FLT), \\\n+ DESCR\" greater than\", \\\n+ VCMPGT_BF(QdV, , , \">\", N, SRC, MASK, WIDTH))\n+\n MMVEC_CMPGT_SF(sf,\"sf\",\"Vector sf Compare \", fVELEM(32), 0xF, 4, sf)\n MMVEC_CMPGT_HF(hf,\"hf\",\"Vector hf Compare \", fVELEM(16), 0x3, 2, hf)\n+MMVEC_CMPGT_BF(bf,\"bf\",\"Vector bf Compare \", fVELEM(16), 0x3, 2, bf)\n+\n+/******************************************************************************\n+ BFloat arithmetic and max/min instructions\n+ ******************************************************************************/\n+\n+ITERATOR_INSN_IEEE_FP_DOUBLE_32(32, vadd_sf_bf,\n+ \"Vdd32.sf=vadd(Vu32.bf,Vv32.bf)\", \"Vector IEEE add: bf widen to sf\",\n+ VddV.v[0].sf[i] = fp_add_sf_bf(VuV.bf[2*i], VvV.bf[2*i]);\n+ VddV.v[1].sf[i] = fp_add_sf_bf(VuV.bf[2*i+1], VvV.bf[2*i+1]); fBFLOAT())\n+ITERATOR_INSN_IEEE_FP_DOUBLE_32(32, vsub_sf_bf,\n+ \"Vdd32.sf=vsub(Vu32.bf,Vv32.bf)\", \"Vector IEEE sub: bf widen to sf\",\n+ VddV.v[0].sf[i] = fp_sub_sf_bf(VuV.bf[2*i], VvV.bf[2*i]);\n+ VddV.v[1].sf[i] = fp_sub_sf_bf(VuV.bf[2*i+1], VvV.bf[2*i+1]); fBFLOAT())\n+ITERATOR_INSN_IEEE_FP_DOUBLE_32(32, vmpy_sf_bf,\n+ \"Vdd32.sf=vmpy(Vu32.bf,Vv32.bf)\", \"Vector IEEE mul: hf widen to sf\",\n+ VddV.v[0].sf[i] = fp_mult_sf_bf(VuV.bf[2*i], VvV.bf[2*i]);\n+ VddV.v[1].sf[i] = fp_mult_sf_bf(VuV.bf[2*i+1], VvV.bf[2*i+1]); fBFLOAT())\n+ITERATOR_INSN_IEEE_FP_DOUBLE_32(32, vmpy_sf_bf_acc,\n+ \"Vxx32.sf+=vmpy(Vu32.bf,Vv32.bf)\", \"Vector IEEE fma: hf widen to sf\",\n+ VxxV.v[0].sf[i] = fp_mult_sf_bf_acc(VuV.bf[2*i], VvV.bf[2*i], VxxV.v[0].sf[i]);\n+ VxxV.v[1].sf[i] = fp_mult_sf_bf_acc(VuV.bf[2*i+1], VvV.bf[2*i+1], VxxV.v[1].sf[i]);\n+ fCVI_VX_NO_TMP_LD(); fBFLOAT())\n+ITERATOR_INSN_IEEE_FP_16(32, vcvt_bf_sf,\n+ \"Vd32.bf=vcvt(Vu32.sf,Vv32.sf)\", \"Vector IEEE cvt: sf to bf\",\n+ VdV.bf[2*i] = sf_to_bf(VuV.sf[i], &env->hvx_fp_status);\n+ VdV.bf[2*i+1] = sf_to_bf(VvV.sf[i], &env->hvx_fp_status); fBFLOAT())\n+\n+ITERATOR_INSN_IEEE_FP_16_32_LATE(16, vmax_bf, \"Vd32.bf=vmax(Vu32.bf,Vv32.bf)\",\n+ \"Vector IEEE max: bf\", VdV.bf[i] = fp_max_bf(VuV.bf[i], VvV.bf[i]);\n+ fBFLOAT())\n+ITERATOR_INSN_IEEE_FP_16_32_LATE(16, vmin_bf, \"Vd32.bf=vmin(Vu32.bf,Vv32.bf)\",\n+ \"Vector IEEE max: bf\", VdV.bf[i] = fp_min_bf(VuV.bf[i], VvV.bf[i]);\n+ fBFLOAT())\n \n /******************************************************************************\n DEBUG Vector/Register Printing\n", "prefixes": [ "v3", "11/16" ] }