Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.0/patches/2221092/?format=api
{ "id": 2221092, "url": "http://patchwork.ozlabs.org/api/1.0/patches/2221092/?format=api", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.0/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<12d1c25d334b2b97d61b7d1d5b972a89ba235587.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "date": "2026-04-08T16:37:07", "name": "[v3,16/16] tests/hexagon: add tests for HVX bfloat", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "ed481a5f274c88f6cddc06652421dd37ddde4eac", "submitter": { "id": 90606, "url": "http://patchwork.ozlabs.org/api/1.0/people/90606/?format=api", "name": "Matheus Tavares Bernardino", "email": "matheus.bernardino@oss.qualcomm.com" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/12d1c25d334b2b97d61b7d1d5b972a89ba235587.1775665981.git.matheus.bernardino@oss.qualcomm.com/mbox/", "series": [ { "id": 499185, "url": "http://patchwork.ozlabs.org/api/1.0/series/499185/?format=api", "date": "2026-04-08T16:36:53", "name": "hexagon: add missing HVX float instructions", "version": 3, "mbox": "http://patchwork.ozlabs.org/series/499185/mbox/" } ], "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2221092/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=qualcomm.com header.i=@qualcomm.com header.a=rsa-sha256\n header.s=qcppdkim1 header.b=Re+OKcOz;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com\n header.a=rsa-sha256 header.s=google header.b=bm3xUdfD;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists.gnu.org (unknown [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4frXDd1Lkxz1xy1\n\tfor <incoming@patchwork.ozlabs.org>; Thu, 09 Apr 2026 04:49:53 +1000 (AEST)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wAXx3-00062n-Id; Wed, 08 Apr 2026 14:48:33 -0400", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <matheus.bernardino@oss.qualcomm.com>)\n id 1wAXx1-0002mq-Oh\n for qemu-devel@nongnu.org; Wed, 08 Apr 2026 14:48:31 -0400", "from mx0b-0031df01.pphosted.com ([205.220.180.131])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <matheus.bernardino@oss.qualcomm.com>)\n id 1wAVuC-0006qz-UE\n for qemu-devel@nongnu.org; Wed, 08 Apr 2026 12:37:30 -0400", "from pps.filterd (m0279868.ppops.net [127.0.0.1])\n by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id\n 638GC2Qq1072625\n for <qemu-devel@nongnu.org>; Wed, 8 Apr 2026 16:37:28 GMT", "from mail-pl1-f198.google.com (mail-pl1-f198.google.com\n [209.85.214.198])\n by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4ddtb382c4-1\n (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT)\n for <qemu-devel@nongnu.org>; Wed, 08 Apr 2026 16:37:27 +0000 (GMT)", "by mail-pl1-f198.google.com with SMTP id\n d9443c01a7336-2b0cf396c45so276215ad.1\n for <qemu-devel@nongnu.org>; Wed, 08 Apr 2026 09:37:27 -0700 (PDT)", "from hu-mathbern-lv.qualcomm.com (Global_NAT1.qualcomm.com.\n [129.46.96.20]) by smtp.gmail.com with ESMTPSA id\n a92af1059eb24-12c1ff43d04sm4082006c88.4.2026.04.08.09.37.25\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Wed, 08 Apr 2026 09:37:25 -0700 (PDT)" ], "DKIM-Signature": [ "v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h=\n cc:content-transfer-encoding:date:from:in-reply-to:message-id\n :mime-version:references:subject:to; s=qcppdkim1; bh=AwG/0VXCfmY\n H2CY/btD01+fOPkZvD3Oqx7BljHhIpwE=; b=Re+OKcOzbLd/RhMZ3AE5pWi8uTV\n 4Sz+TMaEPK7Sh51JyITNJORBjFKsyZ6ecXpP+qM53eXWGVNip+dmsqU9a+PEd/VK\n QNTjRfzMo1OX9X2TzsvtmtAdOq76lV1nbzBiFJp+9vPT5avYiEFztKhfXWpqDMtL\n c2Om+vgrs6T6DNqTq/O8XEG7WPBfgbxFTNBDNBVPxFkRdwX9zr8df7hvjI7qaNjA\n sQJWqoMgdn6XvfLqgyT4w1XTu13q7cQ+d8hTJZkrOhH871vUe8zmTzWZC/8UxMbC\n xxr47RDmWbnrmDIQY4+N0/xeTUDto/VgCPRpCIr7AzbZoSLtFoOIjmrwhcw==", "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=oss.qualcomm.com; s=google; t=1775666247; x=1776271047; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=AwG/0VXCfmYH2CY/btD01+fOPkZvD3Oqx7BljHhIpwE=;\n b=bm3xUdfDtw97inH6X2XLIFrFqp0UtGdg6eLJtE8y+7Ql8S8TjzjuLIQTG3gE/VZC9E\n FDDs44ZJC/6hrVpPm6zlUgfWCxAJaHzovT6jC8Mp+M+DdqdVcdGk8c/2eOuR93a9jgXu\n KnTN61ynJBeWEF/4R7wRUX8Db/JZ3uRayqa93fI1IVzvBSLkh0Eb6vFH7hJVed4aDjc9\n 0/QKAblHtuEPJ3MuYAoodCmc8HezzykjkWKxBTHtbLxqbScGxUlw+vVsfz9IId5svVRe\n m6S/IJn9SFXDkYTp4sNxKSKRrmXLq24ppSATBfe7eyYWjmqg+T2D1bUW4HCmLN8zhFZe\n +GIw==" ], "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1775666247; x=1776271047;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=AwG/0VXCfmYH2CY/btD01+fOPkZvD3Oqx7BljHhIpwE=;\n b=dIUVUfi2lMqLF34OY76ABrYGj5DBpXWEuBxlB25+9Xz2kPuciE9vR21hkIcM7CisDZ\n /ziylEgKn0q1QcR9WXU6G3W0oiJFO3MonXpY8ee2IWqxphECl+EXj5xxpFy5AsmutgFP\n 7mMo/H/C04umDuInUDAVtYlqozUoq48CCQBn9V9jwqg/l7keriX1WLdPyU4M5It9xNqj\n C1fmww1WzOkiTtXauq2emjHoBGHpwcOco8n+ptXjNuplP1aauFUBVosgbd1rgOKY8Tif\n Cq1l91j2HvPbovBVKdVTVrQu5oF50jw8lzPto8VdLE57jGGkORJBy0/Exwyea41P4kko\n U0lw==", "X-Gm-Message-State": "AOJu0YwiPsDUwGuqaFJLczH/fksZ3blslSOwhSn9+QCtZLKqvZ9EWyjS\n Ezs0mj735rki8NtqUFs9v4vZUBooyztlajAXo+Z0YHx8xxdx1/+fk4PwCdLBgQUFpqN4JnWrltK\n DFB+42S/lPc2nSOZz+m5paKW1hDZyhv6IXBEHXt6kqZ1cwVacG12uA6Cjem4fg2jvGSOw", "X-Gm-Gg": "AeBDievDKEUBjY4rL1QHRVfEK3wNHGcRBiASp+TIDP0R8orH3mENRTrKU9LkQFlopCN\n HFN6os1mL/Q8sYWYSbZpLifdNzre0wef7KjZY+39x71jwtOaKjSWo5gQUHu4zDTMwVcPy5ZSTR5\n tAJn06cNhJKZbY4A9eG/5KglsckQ5DtfJokl2R6+VH+8dqLL4R1hUeUKun9VIDvCGKU6Pm0AtPf\n dAekA4K3Ha7Lv16LEnh6DZ+3Kk/aKqSHcCGCLlVKtAXC/K9aHSX9iZoKykTs6wETTbGWz6blHFq\n vMlilQO4m2GNIgYqRoH6JZXxtj4SXl0Lo4vAhLfwM4gZHLY6it2pA36yNUe04rrjYyLG4lX6ZNS\n fpbDLee3FFGoyQAJSQtBLqPusEyufXdgqfG7oa1MZYjewWAgqQI5gb3hnbmu+Ka0QnkS+NHJMUx\n o4RE2JWOCU", "X-Received": [ "by 2002:a05:7022:983:b0:128:d30f:c017 with SMTP id\n a92af1059eb24-12c28bac7c9mr111165c88.9.1775666246516;\n Wed, 08 Apr 2026 09:37:26 -0700 (PDT)", "by 2002:a05:7022:983:b0:128:d30f:c017 with SMTP id\n a92af1059eb24-12c28bac7c9mr111135c88.9.1775666245627;\n Wed, 08 Apr 2026 09:37:25 -0700 (PDT)" ], "From": "Matheus Tavares Bernardino <matheus.bernardino@oss.qualcomm.com>", "To": "qemu-devel@nongnu.org", "Cc": "richard.henderson@linaro.org, ale@rev.ng, anjo@rev.ng,\n brian.cain@oss.qualcomm.com, ltaylorsimpson@gmail.com,\n marco.liebel@oss.qualcomm.com, philmd@linaro.org,\n quic_mburton@quicinc.com, sid.manning@oss.qualcomm.com", "Subject": "[PATCH v3 16/16] tests/hexagon: add tests for HVX bfloat", "Date": "Wed, 8 Apr 2026 09:37:07 -0700", "Message-Id": "\n <12d1c25d334b2b97d61b7d1d5b972a89ba235587.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "X-Mailer": "git-send-email 2.37.2", "In-Reply-To": "<cover.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "References": "<cover.1775665981.git.matheus.bernardino@oss.qualcomm.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "X-Proofpoint-Spam-Details-Enc": "AW1haW4tMjYwNDA4MDE1NCBTYWx0ZWRfX+d/bVxmAjEzr\n 6R2ENKfr0wDHl7hYq05hHVA3UmwjtGmbhgKUQ5oSo94yUGJ9KVxKbpY1lyEklXuOY0gEAldH3La\n kwQkSOafMh7FveMPGfwT/eaxnpSi4e562Pjw7ZCtopNIMGzAYgVYBbFvS80MbL79hIXmaJJpLCD\n 0Pc/RKMzMWsgzgVPgWQBizvI0NOFYT6Ge9cCxsQh+urysOiTnFDEmQfyXU0rgyg7Mz+M4luufb1\n cn69RvMjzOgNJaRj1d3I8n+7W3f8IzPo2qfMweHGunleyOYr/HyfmxgxyXCZl3UnVC6xgNzKFDz\n HKwup/Kf3vawY05wCNw7XKMrxSt6SbpoLuH1M3ImQnR6gNeW52fLWFNxEr1sxEECnUQmBeGUkZR\n 4X9alaL/5GVUbBF8AgJif952U5xKXIIccMDdm82dCIIyhRwqFeME82VuCgAtjixWNpcxva4fobt\n k/Io55bK8Ubeaj9F0fg==", "X-Authority-Analysis": "v=2.4 cv=eKIjSnp1 c=1 sm=1 tr=0 ts=69d68447 cx=c_pps\n a=MTSHoo12Qbhz2p7MsH1ifg==:117 a=ouPCqIW2jiPt+lZRy3xVPw==:17\n a=A5OVakUREuEA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22\n a=u7WPNUs3qKkmUXheDGA7:22 a=ZpdpYltYx_vBUK5n70dp:22 a=EUspDBNiAAAA:8\n a=5fiZ3uqFNM85zO-AtVUA:9 a=GvdueXVYPmCkWapjIL-Q:22", "X-Proofpoint-GUID": "IQPQePKRhZrjKMUpxCYur3sk9guEHzJH", "X-Proofpoint-ORIG-GUID": "IQPQePKRhZrjKMUpxCYur3sk9guEHzJH", "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49\n definitions=2026-04-08_05,2026-04-08_01,2025-10-01_01", "X-Proofpoint-Spam-Details": "rule=outbound_notspam policy=outbound score=0\n adultscore=0 impostorscore=0 phishscore=0 priorityscore=1501\n lowpriorityscore=0 clxscore=1015 spamscore=0 suspectscore=0 malwarescore=0\n bulkscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound\n adjust=0 reason=mlx scancount=1 engine=8.22.0-2604010000\n definitions=main-2604080154", "Received-SPF": "pass client-ip=205.220.180.131;\n envelope-from=matheus.bernardino@oss.qualcomm.com;\n helo=mx0b-0031df01.pphosted.com", "X-Spam_score_int": "-27", "X-Spam_score": "-2.8", "X-Spam_bar": "--", "X-Spam_report": "(-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_LOW=-0.7, RCVD_IN_VALIDITY_RPBL_BLOCKED=0.001,\n RCVD_IN_VALIDITY_SAFE_BLOCKED=0.001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Signed-off-by: Matheus Tavares Bernardino <matheus.bernardino@oss.qualcomm.com>\n---\n tests/tcg/hexagon/hex_test.h | 13 +++++++++\n tests/tcg/hexagon/hvx_misc.h | 30 ++++++++++++++++++++\n tests/tcg/hexagon/fp_hvx.c | 41 +++++++++++++++++++++++++++\n tests/tcg/hexagon/fp_hvx_cmp.c | 52 ++++++++++++++++++++++++++++++++++\n tests/tcg/hexagon/fp_hvx_cvt.c | 31 ++++++++++++++++++++\n 5 files changed, 167 insertions(+)", "diff": "diff --git a/tests/tcg/hexagon/hex_test.h b/tests/tcg/hexagon/hex_test.h\nindex 79d30ec61c..f86e6e1a69 100644\n--- a/tests/tcg/hexagon/hex_test.h\n+++ b/tests/tcg/hexagon/hex_test.h\n@@ -126,6 +126,19 @@ const uint16_t HF_small_neg = 0x8010;\n const uint16_t HF_any = 0x3c00;\n const uint16_t HF_neg_two = 0xc000;\n \n+const uint16_t BF_INF = 0x7f80;\n+const uint16_t BF_INF_neg = 0xff80;\n+const uint16_t BF_QNaN = 0x7fc0;\n+const uint16_t BF_SNaN = 0x7f81;\n+const uint16_t BF_QNaN_neg = 0xffc0;\n+const uint16_t BF_SNaN_neg = 0xff81;\n+const uint16_t BF_HEX_NaN = 0x7fff;\n+const uint16_t BF_zero = 0x0000;\n+const uint16_t BF_zero_neg = 0x8000;\n+const uint16_t BF_one = 0x3f80;\n+const uint16_t BF_two = 0x4000;\n+const uint16_t BF_four = 0x4080;\n+\n const uint32_t SF_INF = 0x7f800000;\n const uint32_t SF_INF_neg = 0xff800000;\n const uint32_t SF_QNaN = 0x7fc00000;\ndiff --git a/tests/tcg/hexagon/hvx_misc.h b/tests/tcg/hexagon/hvx_misc.h\nindex 43de20da6a..c21ea975c1 100644\n--- a/tests/tcg/hexagon/hvx_misc.h\n+++ b/tests/tcg/hexagon/hvx_misc.h\n@@ -41,6 +41,7 @@ typedef union {\n uint16_t uh[MAX_VEC_SIZE_BYTES / 2];\n uint16_t hf[MAX_VEC_SIZE_BYTES / 2]; /* convenience alias */\n int16_t h[MAX_VEC_SIZE_BYTES / 2];\n+ uint16_t bf[MAX_VEC_SIZE_BYTES / 2];\n uint8_t ub[MAX_VEC_SIZE_BYTES / 1];\n int8_t b[MAX_VEC_SIZE_BYTES / 1];\n } MMVector;\n@@ -73,6 +74,7 @@ CHECK_OUTPUT_FUNC(uh, 2)\n CHECK_OUTPUT_FUNC(hf, 2)\n CHECK_OUTPUT_FUNC(ub, 1)\n CHECK_OUTPUT_FUNC(b, 1)\n+CHECK_OUTPUT_FUNC(bf, 2)\n \n static inline void init_buffers(void)\n {\n@@ -97,6 +99,12 @@ static const uint32_t FP_VALUES[] = {\n };\n #define FP_VALUES_MAX ARRAY_SIZE(FP_VALUES)\n \n+static const uint16_t BF_VALUES[] = {\n+ BF_INF, BF_INF_neg, BF_QNaN, BF_SNaN, BF_QNaN_neg, BF_SNaN_neg,\n+ BF_HEX_NaN, BF_zero, BF_zero_neg, BF_one, BF_two, BF_four,\n+};\n+#define BF_VALUES_MAX ARRAY_SIZE(BF_VALUES)\n+\n static inline void init_buffers_fp(void)\n {\n _Static_assert(BUFSIZE * (MAX_VEC_SIZE_BYTES / 4) >\n@@ -116,6 +124,25 @@ static inline void init_buffers_fp(void)\n }\n }\n \n+static inline void init_buffers_bf(void)\n+{\n+ _Static_assert(BUFSIZE * (MAX_VEC_SIZE_BYTES / 2) >\n+ BF_VALUES_MAX * BF_VALUES_MAX,\n+ \"test arrays can't fit all BF_VALUES combinations\");\n+ int counter1 = 0, counter2 = 0;\n+ for (int i = 0; i < BUFSIZE; i++) {\n+ for (int j = 0; j < MAX_VEC_SIZE_BYTES / 2; j++) {\n+ buffer0[i].bf[j] = BF_VALUES[counter1];\n+ buffer1[i].bf[j] = BF_VALUES[counter2];\n+ counter2++;\n+ if (counter2 == BF_VALUES_MAX) {\n+ counter2 = 0;\n+ counter1 = (counter1 + 1) % BF_VALUES_MAX;\n+ }\n+ }\n+ }\n+}\n+\n #define VEC_OP1(ASM, EL, IN, OUT) \\\n asm(\"v2 = vmem(%0 + #0)\\n\\t\" \\\n \"v2\" #EL \" = \" #ASM \"(v2\" #EL \")\\n\\t\" \\\n@@ -212,10 +239,13 @@ static inline void test_##NAME(bool invert) \\\n \n #define float_sf(x) ({ typeof(x) _x = (x); *((float *)&(_x)); })\n #define float_hf(x) ({ typeof(x) _x = (x); *((_Float16 *) &(_x)); })\n+#define float_bf(x) ({ uint32_t _u = ((uint32_t)(x)) << 16; *((float *)&(_u)); })\n #define raw_sf(x) ({ typeof(x) _x = (x); *((uint32_t *)&(_x)); })\n #define raw_hf(x) ({ typeof(x) _x = (x); *((uint16_t *)&(_x)); })\n+#define raw_bf(x) ({ typeof(x) _x = (x); (uint16_t)(*((uint32_t *)&(_x)) >> 16); })\n #define float_hf_to_sf(x) ((float)x)\n #define bytes_hf 2\n #define bytes_sf 4\n+#define bytes_bf 2\n \n #endif\ndiff --git a/tests/tcg/hexagon/fp_hvx.c b/tests/tcg/hexagon/fp_hvx.c\nindex 46f49c0d3c..f22514b4bf 100644\n--- a/tests/tcg/hexagon/fp_hvx.c\n+++ b/tests/tcg/hexagon/fp_hvx.c\n@@ -29,6 +29,7 @@ int err;\n #define CHECK_NAN(A, DEF_NAN) (isnan(A) ? DEF_NAN : (A))\n #define NAN_SF float_sf(0x7FFFFFFF)\n #define NAN_HF float_hf(0x7FFF)\n+#define NAN_BF float_hf(0x7FFF)\n \n /******************************************************************************\n * Binary operations\n@@ -91,11 +92,43 @@ DEF_TEST_OP_2(vmpy, MULT_HF, hf, hf);\n #define MAX_HF(X, Y) MAX(X, Y, NAN_HF)\n #define MIN_SF(X, Y) MIN(X, Y, NAN_SF)\n #define MAX_SF(X, Y) MAX(X, Y, NAN_SF)\n+#define MIN_BF(X, Y) MIN(X, Y, NAN_BF)\n+#define MAX_BF(X, Y) MAX(X, Y, NAN_BF)\n \n DEF_TEST_OP_2(vfmin, MIN_SF, sf, sf);\n DEF_TEST_OP_2(vfmax, MAX_SF, sf, sf);\n DEF_TEST_OP_2(vfmin, MIN_HF, hf, hf);\n DEF_TEST_OP_2(vfmax, MAX_HF, hf, hf);\n+DEF_TEST_OP_2(vmin, MIN_BF, bf, bf);\n+DEF_TEST_OP_2(vmax, MAX_BF, bf, bf);\n+\n+#define DEF_TEST_OP_2_INTERLEAVED(vop, op, type_res, type_arg) \\\n+ static void test_##vop##_##type_res##_##type_arg(void) \\\n+ { \\\n+ memset(expect, 0xff, sizeof(expect)); \\\n+ memset(output, 0xff, sizeof(output)); \\\n+ for (int i = 0; i < BUFSIZE / 2; i++) { \\\n+ HVX_VectorPair *hvx_output = (HVX_VectorPair *)&output[2 * i]; \\\n+ HVX_Vector hvx_buffer0 = *(HVX_Vector *)&buffer0[i]; \\\n+ HVX_Vector hvx_buffer1 = *(HVX_Vector *)&buffer1[i]; \\\n+ *hvx_output = \\\n+ Q6_W##type_res##_##vop##_V##type_arg##V##type_arg(hvx_buffer0, \\\n+ hvx_buffer1); \\\n+ for (int j = 0; j < MAX_VEC_SIZE_BYTES / bytes_##type_res; j++) { \\\n+ expect[2 * i].type_res[j] = \\\n+ raw_##type_res(op(float_##type_arg(buffer0[i].type_arg[2 * j]), \\\n+ float_##type_arg(buffer1[i].type_arg[2 * j]))); \\\n+ expect[2 * i + 1].type_res[j] = \\\n+ raw_##type_res(op(float_##type_arg(buffer0[i].type_arg[2 * j + 1]), \\\n+ float_##type_arg(buffer1[i].type_arg[2 * j + 1]))); \\\n+ } \\\n+ } \\\n+ check_output_##type_res(__LINE__, BUFSIZE); \\\n+ }\n+\n+DEF_TEST_OP_2_INTERLEAVED(vadd, SUM_SF, sf, bf);\n+DEF_TEST_OP_2_INTERLEAVED(vsub, SUB_SF, sf, bf);\n+DEF_TEST_OP_2_INTERLEAVED(vmpy, MULT_SF, sf, bf);\n \n /******************************************************************************\n * Other tests\n@@ -180,6 +213,14 @@ int main(void)\n test_vfmax_sf_sf();\n test_vfmax_hf_hf();\n \n+ /* bfloat */\n+ init_buffers_bf();\n+ test_vmin_bf_bf();\n+ test_vmax_bf_bf();\n+ test_vadd_sf_bf();\n+ test_vsub_sf_bf();\n+ test_vmpy_sf_bf();\n+\n puts(err ? \"FAIL\" : \"PASS\");\n return err ? 1 : 0;\n }\ndiff --git a/tests/tcg/hexagon/fp_hvx_cmp.c b/tests/tcg/hexagon/fp_hvx_cmp.c\nindex c4e1c81ce5..4417e736f9 100644\n--- a/tests/tcg/hexagon/fp_hvx_cmp.c\n+++ b/tests/tcg/hexagon/fp_hvx_cmp.c\n@@ -22,9 +22,11 @@ int err;\n \n #define MAX_TESTS_hf (MAX_VEC_SIZE_BYTES / 2)\n #define MAX_TESTS_sf (MAX_VEC_SIZE_BYTES / 4)\n+#define MAX_TESTS_bf (MAX_VEC_SIZE_BYTES / 4)\n \n #define TRUE_MASK_sf 0xffffffff\n #define TRUE_MASK_hf 0xffff\n+#define TRUE_MASK_bf 0xffff\n \n static const char *comparisons[MAX_TESTS_sf][2];\n static HVX_Vector *hvx_output = (HVX_Vector *)&output[0];\n@@ -160,6 +162,55 @@ static void test_cmp_hf(void)\n CHECK(hf, 2);\n }\n \n+\n+static void test_cmp_bf(void)\n+{\n+ /*\n+ * General ordering for bf:\n+ * QNaN > SNaN > +Inf > numbers > -Inf > SNaN_neg > QNaN_neg\n+ */\n+\n+ /* Test equality */\n+ PREP_TEST();\n+ ADD_TEST_CMP(bf, 0, 0, false);\n+ ADD_TEST_CMP(bf, BF_SNaN, BF_SNaN, false);\n+ CHECK(bf, 2);\n+\n+ /* Common numbers */\n+ PREP_TEST();\n+ TEST_CMP_GT(bf, raw_hf((_Float16)2.2), raw_hf((_Float16)2.1));\n+ TEST_CMP_GT(bf, raw_hf((_Float16)0), raw_hf((_Float16)-2.2));\n+ CHECK(bf, 2);\n+\n+ /* Infinity vs Infinity/NaN */\n+ PREP_TEST();\n+ TEST_CMP_GT(bf, BF_QNaN, BF_INF);\n+ TEST_CMP_GT(bf, BF_SNaN, BF_INF);\n+ TEST_CMP_GT(bf, BF_INF, BF_INF_neg);\n+ TEST_CMP_GT(bf, BF_INF, BF_SNaN_neg);\n+ TEST_CMP_GT(bf, BF_INF, BF_QNaN_neg);\n+ TEST_CMP_GT(bf, BF_INF_neg, BF_SNaN_neg);\n+ TEST_CMP_GT(bf, BF_INF_neg, BF_QNaN_neg);\n+ TEST_CMP_GT(bf, BF_SNaN, BF_INF_neg);\n+ TEST_CMP_GT(bf, BF_QNaN, BF_INF_neg);\n+ CHECK(bf, 2);\n+\n+ /* NaN vs NaN */\n+ PREP_TEST();\n+ TEST_CMP_GT(bf, BF_QNaN, BF_SNaN);\n+ TEST_CMP_GT(bf, BF_SNaN, BF_SNaN_neg);\n+ TEST_CMP_GT(bf, BF_SNaN_neg, BF_QNaN_neg);\n+ CHECK(bf, 2);\n+\n+ /* NaN vs non-NaN */\n+ PREP_TEST();\n+ TEST_CMP_GT(bf, BF_QNaN, BF_one);\n+ TEST_CMP_GT(bf, BF_SNaN, BF_one);\n+ TEST_CMP_GT(bf, BF_one, BF_QNaN_neg);\n+ TEST_CMP_GT(bf, BF_one, BF_SNaN_neg);\n+ CHECK(bf, 2);\n+}\n+\n static void test_cmp_variants(void)\n {\n HVX_VectorPred true_pred, false_pred, pred;\n@@ -220,6 +271,7 @@ int main(void)\n \n test_cmp_sf();\n test_cmp_hf();\n+ test_cmp_bf();\n test_cmp_variants();\n \n puts(err ? \"FAIL\" : \"PASS\");\ndiff --git a/tests/tcg/hexagon/fp_hvx_cvt.c b/tests/tcg/hexagon/fp_hvx_cvt.c\nindex 71c3f0fd4f..bd8d39d6b6 100644\n--- a/tests/tcg/hexagon/fp_hvx_cvt.c\n+++ b/tests/tcg/hexagon/fp_hvx_cvt.c\n@@ -19,6 +19,8 @@ int err;\n #include \"hvx_misc.h\"\n #include \"hex_test.h\"\n \n+#define NAN_BF 0x7FFF\n+\n #define TEST_EXP(TO, FROM, VAL, EXP) do { \\\n ((MMVector *)&buffer)->FROM[index] = VAL; \\\n expect[0].TO[index] = EXP; \\\n@@ -172,6 +174,34 @@ DEF_TEST_VCONV(sf, w, { \\\n TEST_EXP(sf, w, 16777219, raw_sf((float)16777220)); /* rounds UP */ \\\n })\n \n+#define TEST_EXP_BF(VAL, EXP) do { \\\n+ ((MMVector *)&buffers[1])->sf[index] = VAL; \\\n+ ((MMVector *)&buffers[0])->sf[index] = VAL; \\\n+ expect[0].bf[2 * index] = EXP; \\\n+ expect[0].bf[2 * index + 1] = EXP; \\\n+ index++; \\\n+} while (0)\n+\n+static void test_vconv_bf_sf(void)\n+{\n+ HVX_Vector *hvx_output = (HVX_Vector *)&output[0];\n+ HVX_Vector buffers[2];\n+ int index = 0;\n+ memset(&buffers, 0, sizeof(buffers));\n+ memset(expect, 0, sizeof(expect));\n+\n+ TEST_EXP_BF(SF_QNaN, NAN_BF);\n+ TEST_EXP_BF(SF_SNaN, NAN_BF);\n+ TEST_EXP_BF(SF_QNaN_neg, NAN_BF);\n+ TEST_EXP_BF(SF_INF, BF_INF);\n+ TEST_EXP_BF(SF_INF_neg, BF_INF_neg);\n+ TEST_EXP_BF(SF_one, BF_one);\n+ TEST_EXP_BF(SF_zero_neg, BF_zero_neg);\n+\n+ *hvx_output = Q6_Vbf_vcvt_VsfVsf(buffers[0], buffers[1]);\n+ check_output_hf(__LINE__, 1);\n+}\n+\n int main(void)\n {\n test_vcvt_uh_hf();\n@@ -182,6 +212,7 @@ int main(void)\n test_vconv_sf_w();\n test_vconv_h_hf();\n test_vconv_hf_h();\n+ test_vconv_bf_sf();\n \n puts(err ? \"FAIL\" : \"PASS\");\n return err ? 1 : 0;\n", "prefixes": [ "v3", "16/16" ] }