Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/1.0/patches/2198335/?format=api
{ "id": 2198335, "url": "http://patchwork.ozlabs.org/api/1.0/patches/2198335/?format=api", "project": { "id": 14, "url": "http://patchwork.ozlabs.org/api/1.0/projects/14/?format=api", "name": "QEMU Development", "link_name": "qemu-devel", "list_id": "qemu-devel.nongnu.org", "list_email": "qemu-devel@nongnu.org", "web_url": "", "scm_url": "", "webscm_url": "" }, "msgid": "<20260219191955.83815-7-philmd@linaro.org>", "date": "2026-02-19T19:19:08", "name": "[v2,06/50] target/riscv: Extract monitor-related code to monitor.c", "commit_ref": null, "pull_url": null, "state": "new", "archived": false, "hash": "5e39db64332af3b7552cc93c1349a4356d7bd3ad", "submitter": { "id": 85046, "url": "http://patchwork.ozlabs.org/api/1.0/people/85046/?format=api", "name": "Philippe Mathieu-Daudé", "email": "philmd@linaro.org" }, "delegate": null, "mbox": "http://patchwork.ozlabs.org/project/qemu-devel/patch/20260219191955.83815-7-philmd@linaro.org/mbox/", "series": [ { "id": 492715, "url": "http://patchwork.ozlabs.org/api/1.0/series/492715/?format=api", "date": "2026-02-19T19:19:03", "name": "gdbstub: Build once on various targets (single-binary)", "version": 2, "mbox": "http://patchwork.ozlabs.org/series/492715/mbox/" } ], "check": "pending", "checks": "http://patchwork.ozlabs.org/api/patches/2198335/checks/", "tags": {}, "headers": { "Return-Path": "<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>", "X-Original-To": "incoming@patchwork.ozlabs.org", "Delivered-To": "patchwork-incoming@legolas.ozlabs.org", "Authentication-Results": [ "legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=pavp8s4y;\n\tdkim-atps=neutral", "legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)" ], "Received": [ "from lists.gnu.org (lists.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4fH3J101lQz1xpY\n\tfor <incoming@patchwork.ozlabs.org>; Fri, 20 Feb 2026 06:25:37 +1100 (AEDT)", "from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1vt9Zv-0008Ao-QN; Thu, 19 Feb 2026 14:20:47 -0500", "from eggs.gnu.org ([2001:470:142:3::10])\n by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <philmd@linaro.org>) id 1vt9Zt-000890-Va\n for qemu-devel@nongnu.org; Thu, 19 Feb 2026 14:20:45 -0500", "from mail-wm1-x32e.google.com ([2a00:1450:4864:20::32e])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <philmd@linaro.org>) id 1vt9Zr-0007gc-Us\n for qemu-devel@nongnu.org; Thu, 19 Feb 2026 14:20:45 -0500", "by mail-wm1-x32e.google.com with SMTP id\n 5b1f17b1804b1-48336a6e932so8901165e9.3\n for <qemu-devel@nongnu.org>; Thu, 19 Feb 2026 11:20:42 -0800 (PST)", "from localhost.localdomain (88-187-86-199.subs.proxad.net.\n [88.187.86.199]) by smtp.gmail.com with ESMTPSA id\n ffacd0b85a97d-43796a5ac7csm48880138f8f.7.2026.02.19.11.20.39\n (version=TLS1_3 cipher=TLS_CHACHA20_POLY1305_SHA256 bits=256/256);\n Thu, 19 Feb 2026 11:20:40 -0800 (PST)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1771528841; x=1772133641; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=uvBybZaQOehntUbYbK1xpImnMfrBKQskkJ+aEsHfauc=;\n b=pavp8s4ylzvF4iSSiGB+1mfk32AC9RmzpzxotHgqNK4sX1O2Q3gzmRhvL6kLi5YKx0\n 4eyhwhshOA/S+AphcXaWsBv+rQKL6KYu4wppytOVYKaoMtgf1Q6MNTFpMviQ/xlQIyKr\n cvjh6VmzqCUMIcYOhTShbzRIJ1Hmu5glaCrbkdsnw5FZoZD3IROxSNWOdewN6yMtG/jK\n diFs7Iw4hgtlp9N78VJTy+VaH5zDZMxYCShYqJePo3PMWDzn9VN3QKo9+57ZviAbNvky\n CQd9/XtmgAR+y0mtI8VJpuCtPDd3tCOMPoY3TkRqi5zjaVN6J+IFPqL/1hNs3/9rVJ+G\n rAew==", "X-Google-DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20230601; t=1771528841; x=1772133641;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=uvBybZaQOehntUbYbK1xpImnMfrBKQskkJ+aEsHfauc=;\n b=uGB3uPDVF9q9PjbFFLuR8w2nmzC8r0mUWywgRvP3PkA1cSH95F8CoYFnF24bJcFJaw\n LoS/m2tSItGqBtZHFq8OgXXov9WC+QjGkvj4/8MfPNItePe9RVc+xdMQXTAMB28GAGcH\n rcXJ+0BlstNswbEZ26k6Uopja5l6IQqeQUOMaXtUfx9n75aKlsbm318JyVzEv75DaHVj\n K0N5CBIJ0WLOm9DLK6Ug49MY4iEVCfi3HChZgwDeDagK0AOgZuT6yhRaccozUjt5jpSe\n 7z5haDxgl/mk2Hu4MABYfkTxdLtLMyqwCozHiYh+qbHLXeZvGe9Ra++MuG7Fu4tXIvtH\n 66ww==", "X-Gm-Message-State": "AOJu0YwXpHqGEAfrVpp8/2KUCzUypjpZLZoegrJtVb5jaPfCaLjcNbrV\n 3jccsVJ3ApkyPxtk35Ct7EjSI19x6/j5VN5DlHAShwLDlviUgsjGq0+gppv+Gvzx4KsNCmsVwih\n 4e4W4gh/vaQ==", "X-Gm-Gg": "AZuq6aKYOrorV22WvVUOjbF1v0PKlv8W3XNXX6/M1NvkpxRZKTtOQGepFo1luy7dHUa\n BCzuiYZVS6TdnkxOviNDu3gUtBh0+8DZSYxDZnMWApXs+6i+JoG54XlWhPpoiBYlqmYzcz9nuEJ\n BcIz888PNwXXnhqX9L89c8SraO35BDc3HaEn04Yrs0M2BdUAwXS+ZQDZ4MVWFJ/sdEwmjT4eGoF\n piqd7dq9omCEyhI+kf9qMJM5mqo4kw4I1aQHULeggnS6j+LbnPHXg2LueFf5At9L+JX/VpH5/IZ\n wssjnAZXhrZZUuE4DLCwAGrdDYe7GM1vTLJESsf/VKcXC89sLYPuaYnHDiDhpaof1wmLhs8qgUP\n SIWJIFU0JFzCQUTexOvY/1IMY1dJ9kEb8tVfbwEpylasbw+lrJI+j9Fpn6Yq+LAkKuotSBGdl6l\n agrF/q8nqEmtgeO6+ET8CfWOZR+GQaI8yb4cZcW66GNiAI2mbpI+RK7gq/31qE4IeyKN1c80hJ", "X-Received": "by 2002:a05:600c:848a:b0:483:aa2:6bce with SMTP id\n 5b1f17b1804b1-48379c00bf9mr261075655e9.30.1771528841107;\n Thu, 19 Feb 2026 11:20:41 -0800 (PST)", "From": "=?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= <philmd@linaro.org>", "To": "qemu-devel@nongnu.org", "Cc": "Pierrick Bouvier <pierrick.bouvier@linaro.org>,\n Richard Henderson <richard.henderson@linaro.org>, qemu-s390x@nongnu.org,\n\t=?utf-8?q?Alex_Benn=C3=A9e?= <alex.bennee@linaro.org>, qemu-riscv@nongnu.org,\n qemu-ppc@nongnu.org,\n =?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= <philmd@linaro.org>,\n Palmer Dabbelt <palmer@dabbelt.com>,\n Alistair Francis <alistair.francis@wdc.com>, Weiwei Li <liwei1518@gmail.com>,\n Daniel Henrique Barboza <dbarboza@ventanamicro.com>,\n Liu Zhiwei <zhiwei_liu@linux.alibaba.com>", "Subject": "[PATCH v2 06/50] target/riscv: Extract monitor-related code to\n monitor.c", "Date": "Thu, 19 Feb 2026 20:19:08 +0100", "Message-ID": "<20260219191955.83815-7-philmd@linaro.org>", "X-Mailer": "git-send-email 2.52.0", "In-Reply-To": "<20260219191955.83815-1-philmd@linaro.org>", "References": "<20260219191955.83815-1-philmd@linaro.org>", "MIME-Version": "1.0", "Content-Type": "text/plain; charset=UTF-8", "Content-Transfer-Encoding": "8bit", "Received-SPF": "pass client-ip=2a00:1450:4864:20::32e;\n envelope-from=philmd@linaro.org; helo=mail-wm1-x32e.google.com", "X-Spam_score_int": "-20", "X-Spam_score": "-2.1", "X-Spam_bar": "--", "X-Spam_report": "(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no", "X-Spam_action": "no action", "X-BeenThere": "qemu-devel@nongnu.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "qemu development <qemu-devel.nongnu.org>", "List-Unsubscribe": "<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>", "List-Archive": "<https://lists.nongnu.org/archive/html/qemu-devel>", "List-Post": "<mailto:qemu-devel@nongnu.org>", "List-Help": "<mailto:qemu-devel-request@nongnu.org?subject=help>", "List-Subscribe": "<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>", "Errors-To": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org", "Sender": "qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org" }, "content": "Keep riscv-qmp-cmds.c for QMP, use monitor.c for HMP.\n\nSigned-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>\n---\n target/riscv/monitor.c | 148 +++++++++++++++++++++++++++++++++\n target/riscv/riscv-qmp-cmds.c | 150 ----------------------------------\n 2 files changed, 148 insertions(+), 150 deletions(-)", "diff": "diff --git a/target/riscv/monitor.c b/target/riscv/monitor.c\nindex 478fd392ac6..ccb7eb44d02 100644\n--- a/target/riscv/monitor.c\n+++ b/target/riscv/monitor.c\n@@ -19,6 +19,8 @@\n */\n \n #include \"qemu/osdep.h\"\n+#include \"qemu/ctype.h\"\n+#include \"qemu/qemu-print.h\"\n #include \"cpu.h\"\n #include \"cpu_bits.h\"\n #include \"monitor/monitor.h\"\n@@ -241,3 +243,149 @@ void hmp_info_mem(Monitor *mon, const QDict *qdict)\n \n mem_info_svxx(mon, env);\n }\n+\n+/*\n+ * We have way too many potential CSRs and regs being added\n+ * regularly to register them in a static array.\n+ *\n+ * Declare an empty array instead, making get_monitor_def() use\n+ * the target_get_monitor_def() API directly.\n+ */\n+const MonitorDef monitor_defs[] = { { } };\n+const MonitorDef *target_monitor_defs(void)\n+{\n+ return monitor_defs;\n+}\n+\n+static bool reg_is_ulong_integer(CPURISCVState *env, const char *name,\n+ target_ulong *val, bool is_gprh)\n+{\n+ const char * const *reg_names;\n+ target_ulong *vals;\n+\n+ if (is_gprh) {\n+ reg_names = riscv_int_regnamesh;\n+ vals = env->gprh;\n+ } else {\n+ reg_names = riscv_int_regnames;\n+ vals = env->gpr;\n+ }\n+\n+ for (int i = 0; i < 32; i++) {\n+ g_auto(GStrv) reg_name = g_strsplit(reg_names[i], \"/\", 2);\n+\n+ g_assert(reg_name[0]);\n+ g_assert(reg_name[1]);\n+\n+ if (g_ascii_strcasecmp(reg_name[0], name) == 0 ||\n+ g_ascii_strcasecmp(reg_name[1], name) == 0) {\n+ *val = vals[i];\n+ return true;\n+ }\n+ }\n+\n+ return false;\n+}\n+\n+static bool reg_is_u64_fpu(CPURISCVState *env, const char *name, uint64_t *val)\n+{\n+ if (qemu_tolower(name[0]) != 'f') {\n+ return false;\n+ }\n+\n+ for (int i = 0; i < 32; i++) {\n+ g_auto(GStrv) reg_name = g_strsplit(riscv_fpr_regnames[i], \"/\", 2);\n+\n+ g_assert(reg_name[0]);\n+ g_assert(reg_name[1]);\n+\n+ if (g_ascii_strcasecmp(reg_name[0], name) == 0 ||\n+ g_ascii_strcasecmp(reg_name[1], name) == 0) {\n+ *val = env->fpr[i];\n+ return true;\n+ }\n+ }\n+\n+ return false;\n+}\n+\n+static bool reg_is_vreg(const char *name)\n+{\n+ if (qemu_tolower(name[0]) != 'v' || strlen(name) > 3) {\n+ return false;\n+ }\n+\n+ for (int i = 0; i < 32; i++) {\n+ if (strcasecmp(name, riscv_rvv_regnames[i]) == 0) {\n+ return true;\n+ }\n+ }\n+\n+ return false;\n+}\n+\n+int target_get_monitor_def(CPUState *cs, const char *name, uint64_t *pval)\n+{\n+ CPURISCVState *env = &RISCV_CPU(cs)->env;\n+ target_ulong val = 0;\n+ uint64_t val64 = 0;\n+ int i;\n+\n+ if (reg_is_ulong_integer(env, name, &val, false) ||\n+ reg_is_ulong_integer(env, name, &val, true)) {\n+ *pval = val;\n+ return 0;\n+ }\n+\n+ if (reg_is_u64_fpu(env, name, &val64)) {\n+ *pval = val64;\n+ return 0;\n+ }\n+\n+ if (reg_is_vreg(name)) {\n+ if (!riscv_cpu_cfg(env)->ext_zve32x) {\n+ return -EINVAL;\n+ }\n+\n+ qemu_printf(\"Unable to print the value of vector \"\n+ \"vreg '%s' from this API\\n\", name);\n+\n+ /*\n+ * We're returning 0 because returning -EINVAL triggers\n+ * an 'unknown register' message in exp_unary() later,\n+ * which feels ankward after our own error message.\n+ */\n+ *pval = 0;\n+ return 0;\n+ }\n+\n+ for (i = 0; i < ARRAY_SIZE(csr_ops); i++) {\n+ RISCVException res;\n+ int csrno = i;\n+\n+ /*\n+ * Early skip when possible since we're going\n+ * through a lot of NULL entries.\n+ */\n+ if (csr_ops[csrno].predicate == NULL) {\n+ continue;\n+ }\n+\n+ if (strcasecmp(csr_ops[csrno].name, name) != 0) {\n+ continue;\n+ }\n+\n+ res = riscv_csrrw_debug(env, csrno, &val, 0, 0);\n+\n+ /*\n+ * Rely on the smode, hmode, etc, predicates within csr.c\n+ * to do the filtering of the registers that are present.\n+ */\n+ if (res == RISCV_EXCP_NONE) {\n+ *pval = val;\n+ return 0;\n+ }\n+ }\n+\n+ return -EINVAL;\n+}\ndiff --git a/target/riscv/riscv-qmp-cmds.c b/target/riscv/riscv-qmp-cmds.c\nindex d5e9bec0f86..8a1856c50e0 100644\n--- a/target/riscv/riscv-qmp-cmds.c\n+++ b/target/riscv/riscv-qmp-cmds.c\n@@ -31,10 +31,6 @@\n #include \"qapi/qobject-input-visitor.h\"\n #include \"qapi/visitor.h\"\n #include \"qom/qom-qobject.h\"\n-#include \"qemu/ctype.h\"\n-#include \"qemu/qemu-print.h\"\n-#include \"monitor/hmp.h\"\n-#include \"monitor/hmp-target.h\"\n #include \"system/kvm.h\"\n #include \"system/tcg.h\"\n #include \"cpu-qom.h\"\n@@ -244,149 +240,3 @@ CpuModelExpansionInfo *qmp_query_cpu_model_expansion(CpuModelExpansionType type,\n \n return expansion_info;\n }\n-\n-/*\n- * We have way too many potential CSRs and regs being added\n- * regularly to register them in a static array.\n- *\n- * Declare an empty array instead, making get_monitor_def() use\n- * the target_get_monitor_def() API directly.\n- */\n-const MonitorDef monitor_defs[] = { { } };\n-const MonitorDef *target_monitor_defs(void)\n-{\n- return monitor_defs;\n-}\n-\n-static bool reg_is_ulong_integer(CPURISCVState *env, const char *name,\n- target_ulong *val, bool is_gprh)\n-{\n- const char * const *reg_names;\n- target_ulong *vals;\n-\n- if (is_gprh) {\n- reg_names = riscv_int_regnamesh;\n- vals = env->gprh;\n- } else {\n- reg_names = riscv_int_regnames;\n- vals = env->gpr;\n- }\n-\n- for (int i = 0; i < 32; i++) {\n- g_auto(GStrv) reg_name = g_strsplit(reg_names[i], \"/\", 2);\n-\n- g_assert(reg_name[0]);\n- g_assert(reg_name[1]);\n-\n- if (g_ascii_strcasecmp(reg_name[0], name) == 0 ||\n- g_ascii_strcasecmp(reg_name[1], name) == 0) {\n- *val = vals[i];\n- return true;\n- }\n- }\n-\n- return false;\n-}\n-\n-static bool reg_is_u64_fpu(CPURISCVState *env, const char *name, uint64_t *val)\n-{\n- if (qemu_tolower(name[0]) != 'f') {\n- return false;\n- }\n-\n- for (int i = 0; i < 32; i++) {\n- g_auto(GStrv) reg_name = g_strsplit(riscv_fpr_regnames[i], \"/\", 2);\n-\n- g_assert(reg_name[0]);\n- g_assert(reg_name[1]);\n-\n- if (g_ascii_strcasecmp(reg_name[0], name) == 0 ||\n- g_ascii_strcasecmp(reg_name[1], name) == 0) {\n- *val = env->fpr[i];\n- return true;\n- }\n- }\n-\n- return false;\n-}\n-\n-static bool reg_is_vreg(const char *name)\n-{\n- if (qemu_tolower(name[0]) != 'v' || strlen(name) > 3) {\n- return false;\n- }\n-\n- for (int i = 0; i < 32; i++) {\n- if (strcasecmp(name, riscv_rvv_regnames[i]) == 0) {\n- return true;\n- }\n- }\n-\n- return false;\n-}\n-\n-int target_get_monitor_def(CPUState *cs, const char *name, uint64_t *pval)\n-{\n- CPURISCVState *env = &RISCV_CPU(cs)->env;\n- target_ulong val = 0;\n- uint64_t val64 = 0;\n- int i;\n-\n- if (reg_is_ulong_integer(env, name, &val, false) ||\n- reg_is_ulong_integer(env, name, &val, true)) {\n- *pval = val;\n- return 0;\n- }\n-\n- if (reg_is_u64_fpu(env, name, &val64)) {\n- *pval = val64;\n- return 0;\n- }\n-\n- if (reg_is_vreg(name)) {\n- if (!riscv_cpu_cfg(env)->ext_zve32x) {\n- return -EINVAL;\n- }\n-\n- qemu_printf(\"Unable to print the value of vector \"\n- \"vreg '%s' from this API\\n\", name);\n-\n- /*\n- * We're returning 0 because returning -EINVAL triggers\n- * an 'unknown register' message in exp_unary() later,\n- * which feels ankward after our own error message.\n- */\n- *pval = 0;\n- return 0;\n- }\n-\n- for (i = 0; i < ARRAY_SIZE(csr_ops); i++) {\n- RISCVException res;\n- int csrno = i;\n-\n- /*\n- * Early skip when possible since we're going\n- * through a lot of NULL entries.\n- */\n- if (csr_ops[csrno].predicate == NULL) {\n- continue;\n- }\n-\n- if (strcasecmp(csr_ops[csrno].name, name) != 0) {\n- continue;\n- }\n-\n- res = riscv_csrrw_debug(env, csrno, &val, 0, 0);\n-\n- /*\n- * Rely on the smode, hmode, etc, predicates within csr.c\n- * to do the filtering of the registers that are present.\n- */\n- if (res == RISCV_EXCP_NONE) {\n- *pval = val;\n- return 0;\n- }\n- }\n-\n- return -EINVAL;\n-}\n", "prefixes": [ "v2", "06/50" ] }