From patchwork Fri Mar 7 04:58:04 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: chenhui zhao X-Patchwork-Id: 327805 X-Patchwork-Delegate: scottwood@freescale.com Return-Path: X-Original-To: patchwork-incoming@ozlabs.org Delivered-To: patchwork-incoming@ozlabs.org Received: from ozlabs.org (localhost [IPv6:::1]) by ozlabs.org (Postfix) with ESMTP id C4B7E2C0662 for ; Fri, 7 Mar 2014 16:04:30 +1100 (EST) Received: from va3outboundpool.messaging.microsoft.com (va3ehsobe002.messaging.microsoft.com [216.32.180.12]) (using TLSv1 with cipher AES128-SHA (128/128 bits)) (No client certificate requested) by ozlabs.org (Postfix) with ESMTPS id 6EE5D2C0385 for ; Fri, 7 Mar 2014 15:58:47 +1100 (EST) Received: from mail118-va3-R.bigfish.com (10.7.14.229) by VA3EHSOBE011.bigfish.com (10.7.40.61) with Microsoft SMTP Server id 14.1.225.22; Fri, 7 Mar 2014 04:58:43 +0000 Received: from mail118-va3 (localhost [127.0.0.1]) by mail118-va3-R.bigfish.com (Postfix) with ESMTP id 36B763801DC; Fri, 7 Mar 2014 04:58:43 +0000 (UTC) X-Forefront-Antispam-Report: CIP:70.37.183.190; KIP:(null); UIP:(null); IPV:NLI; H:mail.freescale.net; RD:none; EFVD:NLI X-SpamScore: 3 X-BigFish: VS3(zze0eahc8kzz1f42h2148h208ch1ee6h1de0h1fdah2073h2146h1202h1e76h2189h1d1ah1d2ah21bch1fc6hzz1de098h8275bh1de097hz2dh2a8h839hd24he5bhf0ah1288h12a5h12a9h12bdh12e5h1354h137ah139eh13b6h1441h1504h1537h162dh1631h1758h1898h18e1h1946h19b5h1ad9h1b0ah1b2fh2222h224fh1fb3h1d0ch1d2eh1d3fh1dfeh1dffh1e23h1fe8h1ff5h2218h2216h226dh22d0h24afh2327h2336h2438h2461h2487h24d7h2516h2545h255eh25cch25f6h2605h1155h) Received: from mail118-va3 (localhost.localdomain [127.0.0.1]) by mail118-va3 (MessageSwitch) id 1394168321326344_5449; Fri, 7 Mar 2014 04:58:41 +0000 (UTC) Received: from VA3EHSMHS014.bigfish.com (unknown [10.7.14.240]) by mail118-va3.bigfish.com (Postfix) with ESMTP id 467AC80047; Fri, 7 Mar 2014 04:58:41 +0000 (UTC) Received: from mail.freescale.net (70.37.183.190) by VA3EHSMHS014.bigfish.com (10.7.99.24) with Microsoft SMTP Server (TLS) id 14.16.227.3; Fri, 7 Mar 2014 04:58:37 +0000 Received: from az84smr01.freescale.net (10.64.34.197) by 039-SN1MMR1-003.039d.mgd.msft.net (10.84.1.16) with Microsoft SMTP Server (TLS) id 14.3.158.2; Fri, 7 Mar 2014 04:58:36 +0000 Received: from localhost.localdomain ([10.193.20.174]) by az84smr01.freescale.net (8.14.3/8.14.0) with ESMTP id s274w9E1005153; Thu, 6 Mar 2014 21:58:33 -0700 From: Chenhui Zhao To: Subject: [PATCH 8/9] powerpc/85xx: add save/restore functions for core registers Date: Fri, 7 Mar 2014 12:58:04 +0800 Message-ID: <1394168285-32275-8-git-send-email-chenhui.zhao@freescale.com> X-Mailer: git-send-email 1.7.3 In-Reply-To: <1394168285-32275-1-git-send-email-chenhui.zhao@freescale.com> References: <1394168285-32275-1-git-send-email-chenhui.zhao@freescale.com> MIME-Version: 1.0 X-OriginatorOrg: freescale.com X-FOPE-CONNECTOR: Id%0$Dn%*$RO%0$TLS%0$FQDN%$TlsDn% X-FOPE-CONNECTOR: Id%0$Dn%FREESCALE.MAIL.ONMICROSOFT.COM$RO%1$TLS%0$FQDN%$TlsDn% Cc: scottwood@freescale.com, linux-kernel@vger.kernel.org, Jason.Jin@freescale.com X-BeenThere: linuxppc-dev@lists.ozlabs.org X-Mailman-Version: 2.1.16 Precedence: list List-Id: Linux on PowerPC Developers Mail List List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: linuxppc-dev-bounces+patchwork-incoming=ozlabs.org@lists.ozlabs.org Sender: "Linuxppc-dev" From: Wang Dongsheng Add booke_cpu_state_save() and booke_cpu_state_restore() functions which can be used to save/restore CPU's registers in the case of deep sleep and hibernation. Supported processors: E6500, E5500, E500MC, E500v2 and E500v1. Signed-off-by: Wang Dongsheng Signed-off-by: Chenhui Zhao --- arch/powerpc/include/asm/booke_save_regs.h | 96 ++++++++ arch/powerpc/kernel/Makefile | 1 + arch/powerpc/kernel/booke_save_regs.S | 361 ++++++++++++++++++++++++++++ 3 files changed, 458 insertions(+), 0 deletions(-) create mode 100644 arch/powerpc/include/asm/booke_save_regs.h create mode 100644 arch/powerpc/kernel/booke_save_regs.S diff --git a/arch/powerpc/include/asm/booke_save_regs.h b/arch/powerpc/include/asm/booke_save_regs.h new file mode 100644 index 0000000..87c357a --- /dev/null +++ b/arch/powerpc/include/asm/booke_save_regs.h @@ -0,0 +1,96 @@ +/* + * Save/restore e500 series core registers + * + * Author: Wang Dongsheng + * + * Copyright 2014 Freescale Semiconductor Inc. + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 as + * published by the Free Software Foundation. + */ + +#ifndef __ASM_FSL_SLEEP_H +#define __ASM_FSL_SLEEP_H + +/* + * 8 bytes for each register, which is compatible with + * both 32-bit and 64-bit registers + * + * Acronyms: + * dw(data width) 0x08 + * + * Map: + * General-Purpose Registers + * GPR1(sp) 0 + * GPR2 0x8 (dw * 1) + * GPR13 - GPR31 0x10 ~ 0xa0 (dw * 2 ~ dw * 20) + * Foating-point registers + * FPR14 - FPR31 0xa8 ~ 0x130 (dw * 21 ~ dw * 38) + * Registers for Branch Operations + * CR 0x138 (dw * 39) + * LR 0x140 (dw * 40) + * Processor Control Registers + * MSR 0x148 (dw * 41) + * EPCR 0x150 (dw * 42) + * + * Only e500, e500v2 need to save HID0 - HID1 + * HID0 - HID1 0x158 ~ 0x160 (dw * 43 ~ dw * 44) + * Timer Registers + * TCR 0x168 (dw * 45) + * TB(64bit) 0x170 (dw * 46) + * TBU(32bit) 0x178 (dw * 47) + * TBL(32bit) 0x180 (dw * 48) + * Interrupt Registers + * IVPR 0x188 (dw * 49) + * IVOR0 - IVOR15 0x190 ~ 0x208 (dw * 50 ~ dw * 65) + * IVOR32 - IVOR41 0x210 ~ 0x258 (dw * 66 ~ dw * 75) + * Software-Use Registers + * SPRG1 0x260 (dw * 76), 64-bit need to save. + * SPRG3 0x268 (dw * 77), 32-bit need to save. + * MMU Registers + * PID0 - PID2 0x270 ~ 0x280 (dw * 78 ~ dw * 80) + * Debug Registers + * DBCR0 - DBCR2 0x288 ~ 0x298 (dw * 81 ~ dw * 83) + * IAC1 - IAC4 0x2a0 ~ 0x2b8 (dw * 84 ~ dw * 87) + * DAC1 - DAC2 0x2c0 ~ 0x2c8 (dw * 88 ~ dw * 89) + * + */ + +#define SR_GPR1 0x000 +#define SR_GPR2 0x008 +#define SR_GPR13 0x010 +#define SR_FPR14 0x0a8 +#define SR_CR 0x138 +#define SR_LR 0x140 +#define SR_MSR 0x148 +#define SR_EPCR 0x150 +#define SR_HID0 0x158 +#define SR_TCR 0x168 +#define SR_TB 0x170 +#define SR_TBU 0x178 +#define SR_TBL 0x180 +#define SR_IVPR 0x188 +#define SR_IVOR0 0x190 +#define SR_IVOR32 0x210 +#define SR_SPRG1 0x260 +#define SR_SPRG3 0x268 +#define SR_PID0 0x270 +#define SR_DBCR0 0x288 +#define SR_IAC1 0x2a0 +#define SR_DAC1 0x2c0 +#define REGS_BUFFER_SIZE (SR_DAC1 + 0x10) + +/* + * hibernation and deepsleep save/restore different number of registers, + * use these flags to indicate. + */ +#define HIBERNATION_FLAG 1 +#define DEEPSLEEP_FLAG 2 + +#ifndef __ASSEMBLY__ +extern void booke_cpu_state_save(void *buf, int type); +extern void *booke_cpu_state_restore(void *buf, int type); +#endif +#endif + diff --git a/arch/powerpc/kernel/Makefile b/arch/powerpc/kernel/Makefile index fcc9a89..64acae6 100644 --- a/arch/powerpc/kernel/Makefile +++ b/arch/powerpc/kernel/Makefile @@ -73,6 +73,7 @@ obj-$(CONFIG_HIBERNATION) += swsusp_booke.o else obj-$(CONFIG_HIBERNATION) += swsusp_$(CONFIG_WORD_SIZE).o endif +obj-$(CONFIG_E500) += booke_save_regs.o obj64-$(CONFIG_HIBERNATION) += swsusp_asm64.o obj-$(CONFIG_MODULES) += module.o module_$(CONFIG_WORD_SIZE).o obj-$(CONFIG_44x) += cpu_setup_44x.o diff --git a/arch/powerpc/kernel/booke_save_regs.S b/arch/powerpc/kernel/booke_save_regs.S new file mode 100644 index 0000000..9ccd576 --- /dev/null +++ b/arch/powerpc/kernel/booke_save_regs.S @@ -0,0 +1,361 @@ +/* + * Freescale Power Management, Save/Restore core state + * + * Copyright 2014 Freescale Semiconductor, Inc. + * Author: Wang Dongsheng + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License + * as published by the Free Software Foundation; either version + * 2 of the License, or (at your option) any later version. + */ + +#include +#include + +/* + * Supported Core List: + * E500v1, E500v2, E500MC, E5500, E6500. + */ + +/* Save/Restore register operation define */ +#define do_save_gpr_reg(reg, addr) \ + PPC_STL reg, addr(r10) + +#define do_save_fpr_reg(reg, addr) \ + stfd reg, addr(r10) + +#define do_save_spr_reg(reg, addr) \ + mfspr r0, SPRN_##reg ;\ + PPC_STL r0, addr(r10) + +#define do_save_special_reg(special, addr) \ + mf##special r0 ;\ + PPC_STL r0, addr(r10) + +#define do_restore_gpr_reg(reg, addr) \ + PPC_LL reg, addr(r10) + +#define do_restore_fpr_reg(reg, addr) \ + lfd reg, addr(r10) + +#define do_restore_spr_reg(reg, addr) \ + PPC_LL r0, addr(r10) ;\ + mtspr SPRN_##reg, r0 + +#define do_restore_special_reg(special, addr) \ + PPC_LL r0, addr(r10) ;\ + mt##special r0 + +#define do_sr_general_gpr_regs(func) \ + do_##func##_gpr_reg(r1, SR_GPR1) ;\ + do_##func##_gpr_reg(r2, SR_GPR2) ;\ + do_##func##_gpr_reg(r13, SR_GPR13 + 0x00) ;\ + do_##func##_gpr_reg(r14, SR_GPR13 + 0x08) ;\ + do_##func##_gpr_reg(r15, SR_GPR13 + 0x10) ;\ + do_##func##_gpr_reg(r16, SR_GPR13 + 0x18) ;\ + do_##func##_gpr_reg(r17, SR_GPR13 + 0x20) ;\ + do_##func##_gpr_reg(r18, SR_GPR13 + 0x28) ;\ + do_##func##_gpr_reg(r19, SR_GPR13 + 0x30) ;\ + do_##func##_gpr_reg(r20, SR_GPR13 + 0x38) ;\ + do_##func##_gpr_reg(r21, SR_GPR13 + 0x40) ;\ + do_##func##_gpr_reg(r22, SR_GPR13 + 0x48) ;\ + do_##func##_gpr_reg(r23, SR_GPR13 + 0x50) ;\ + do_##func##_gpr_reg(r24, SR_GPR13 + 0x58) ;\ + do_##func##_gpr_reg(r25, SR_GPR13 + 0x60) ;\ + do_##func##_gpr_reg(r26, SR_GPR13 + 0x68) ;\ + do_##func##_gpr_reg(r27, SR_GPR13 + 0x70) ;\ + do_##func##_gpr_reg(r28, SR_GPR13 + 0x78) ;\ + do_##func##_gpr_reg(r29, SR_GPR13 + 0x80) ;\ + do_##func##_gpr_reg(r30, SR_GPR13 + 0x88) ;\ + do_##func##_gpr_reg(r31, SR_GPR13 + 0x90) + +#define do_sr_general_pcr_regs(func) \ + do_##func##_spr_reg(EPCR, SR_EPCR) ;\ + do_##func##_spr_reg(HID0, SR_HID0 + 0x00) + +#define do_sr_e500_pcr_regs(func) \ + do_##func##_spr_reg(HID1, SR_HID0 + 0x08) + +#define do_sr_save_tb_regs \ + do_save_spr_reg(TBRU, SR_TBU) ;\ + do_save_spr_reg(TBRL, SR_TBL) + +#define do_sr_restore_tb_regs \ + do_restore_spr_reg(TBWU, SR_TBU) ;\ + do_restore_spr_reg(TBWL, SR_TBL) + +#define do_sr_general_time_regs(func) \ + do_sr_##func##_tb_regs ;\ + do_##func##_spr_reg(TCR, SR_TCR) + +#define do_sr_interrupt_regs(func) \ + do_##func##_spr_reg(IVPR, SR_IVPR) ;\ + do_##func##_spr_reg(IVOR0, SR_IVOR0 + 0x00) ;\ + do_##func##_spr_reg(IVOR1, SR_IVOR0 + 0x08) ;\ + do_##func##_spr_reg(IVOR2, SR_IVOR0 + 0x10) ;\ + do_##func##_spr_reg(IVOR3, SR_IVOR0 + 0x18) ;\ + do_##func##_spr_reg(IVOR4, SR_IVOR0 + 0x20) ;\ + do_##func##_spr_reg(IVOR5, SR_IVOR0 + 0x28) ;\ + do_##func##_spr_reg(IVOR6, SR_IVOR0 + 0x30) ;\ + do_##func##_spr_reg(IVOR7, SR_IVOR0 + 0x38) ;\ + do_##func##_spr_reg(IVOR8, SR_IVOR0 + 0x40) ;\ + do_##func##_spr_reg(IVOR10, SR_IVOR0 + 0x50) ;\ + do_##func##_spr_reg(IVOR11, SR_IVOR0 + 0x58) ;\ + do_##func##_spr_reg(IVOR12, SR_IVOR0 + 0x60) ;\ + do_##func##_spr_reg(IVOR13, SR_IVOR0 + 0x68) ;\ + do_##func##_spr_reg(IVOR14, SR_IVOR0 + 0x70) ;\ + do_##func##_spr_reg(IVOR15, SR_IVOR0 + 0x78) + +#define do_e500_sr_interrupt_regs(func) \ + do_##func##_spr_reg(IVOR32, SR_IVOR32 + 0x00) ;\ + do_##func##_spr_reg(IVOR33, SR_IVOR32 + 0x08) ;\ + do_##func##_spr_reg(IVOR34, SR_IVOR32 + 0x10) + +#define do_e500mc_sr_interrupt_regs(func) \ + do_##func##_spr_reg(IVOR9, SR_IVOR0 + 0x48) ;\ + do_##func##_spr_reg(IVOR35, SR_IVOR32 + 0x18) ;\ + do_##func##_spr_reg(IVOR36, SR_IVOR32 + 0x20) ;\ + do_##func##_spr_reg(IVOR37, SR_IVOR32 + 0x28) ;\ + do_##func##_spr_reg(IVOR38, SR_IVOR32 + 0x30) ;\ + do_##func##_spr_reg(IVOR39, SR_IVOR32 + 0x38) ;\ + do_##func##_spr_reg(IVOR40, SR_IVOR32 + 0x40) ;\ + do_##func##_spr_reg(IVOR41, SR_IVOR32 + 0x48) + +#define do_e5500_sr_interrupt_regs(func) \ + do_e500mc_sr_interrupt_regs(func) + +#define do_e6500_sr_interrupt_regs(func) \ + do_##func##_spr_reg(IVOR32, SR_IVOR32 + 0x00) ;\ + do_##func##_spr_reg(IVOR33, SR_IVOR32 + 0x08) ;\ + do_e5500_sr_interrupt_regs(func) + +#define do_sr_general_software_regs(func) \ + do_##func##_spr_reg(SPRG1, SR_SPRG1) ;\ + do_##func##_spr_reg(SPRG3, SR_SPRG3) ;\ + do_##func##_spr_reg(PID0, SR_PID0) + +#define do_sr_e500_mmu_regs(func) \ + do_##func##_spr_reg(PID1, SR_PID0 + 0x08) ;\ + do_##func##_spr_reg(PID2, SR_PID0 + 0x10) + +#define do_sr_debug_regs(func) \ + do_##func##_spr_reg(DBCR0, SR_DBCR0 + 0x00) ;\ + do_##func##_spr_reg(DBCR1, SR_DBCR0 + 0x08) ;\ + do_##func##_spr_reg(DBCR2, SR_DBCR0 + 0x10) ;\ + do_##func##_spr_reg(IAC1, SR_IAC1 + 0x00) ;\ + do_##func##_spr_reg(IAC2, SR_IAC1 + 0x08) ;\ + do_##func##_spr_reg(DAC1, SR_DAC1 + 0x00) ;\ + do_##func##_spr_reg(DAC2, SR_DAC1 + 0x08) + +#define do_e6500_sr_debug_regs(func) \ + do_##func##_spr_reg(IAC3, SR_IAC1 + 0x10) ;\ + do_##func##_spr_reg(IAC4, SR_IAC1 + 0x18) + + .section .text + .align 5 +booke_cpu_base_save: + do_sr_general_gpr_regs(save) + do_sr_general_pcr_regs(save) + do_sr_general_software_regs(save) +1: + mfspr r5, SPRN_TBRU + do_sr_general_time_regs(save) + mfspr r6, SPRN_TBRU + cmpw r5, r6 + bne 1b + + blr + +booke_cpu_base_restore: + do_sr_general_gpr_regs(restore) + do_sr_general_pcr_regs(restore) + do_sr_general_software_regs(restore) + + isync + + /* Restore Time registers, clear tb lower to avoid wrap */ + li r0, 0 + mtspr SPRN_TBWL, r0 + do_sr_general_time_regs(restore) + + /* clear out status */ + mfspr r0,SPRN_TSR + mtspr SPRN_TSR, r0 + + blr + +/* Base registers, e500v1, e500v2 need to do some special save/restore */ +e500_base_special_save: + lis r12, 0 + ori r12, r12, PVR_VER_E500V1@l + cmpw r11, r12 + beq 1f + + lis r12, 0 + ori r12, r12, PVR_VER_E500V2@l + cmpw r11, r12 + bne 2f +1: + do_sr_e500_pcr_regs(save) + do_sr_e500_mmu_regs(save) +2: + blr + +e500_base_special_restore: + lis r12, 0 + ori r12, r12, PVR_VER_E500V1@l + cmpw r11, r12 + beq 1f + + lis r12, 0 + ori r12, r12, PVR_VER_E500V2@l + cmpw r11, r12 + bne 2f +1: + do_sr_e500_pcr_regs(save) + do_sr_e500_mmu_regs(save) +2: + blr + +booke_cpu_append_save: + mfspr r0, SPRN_PVR + rlwinm r11, r0, 16, 16, 31 + + lis r12, 0 + ori r12, r12, PVR_VER_E6500@l + cmpw r11, r12 + beq e6500_append_save + + lis r12, 0 + ori r12, r12, PVR_VER_E5500@l + cmpw r11, r12 + beq e5500_append_save + + lis r12, 0 + ori r12, r12, PVR_VER_E500MC@l + cmpw r11, r12 + beq e500mc_append_save + + lis r12, 0 + ori r12, r12, PVR_VER_E500V2@l + cmpw r11, r12 + beq e500v2_append_save + + lis r12, 0 + ori r12, r12, PVR_VER_E500V1@l + cmpw r11, r12 + beq e500v1_append_save + b 1f + +e6500_append_save: + do_e6500_sr_interrupt_regs(save) + do_e6500_sr_debug_regs(save) + b 1f + +e5500_append_save: + do_e5500_sr_interrupt_regs(save) + b 1f + +e500mc_append_save: + do_e500mc_sr_interrupt_regs(save) + b 1f + +e500v2_append_save: +e500v1_append_save: + do_e500_sr_interrupt_regs(save) +1: + do_sr_interrupt_regs(save) + do_sr_debug_regs(save) + + blr + +booke_cpu_append_restore: + mfspr r0, SPRN_PVR + rlwinm r11, r0, 16, 16, 31 + + lis r12, 0 + ori r12, r12, PVR_VER_E6500@l + cmpw r11, r12 + beq e6500_append_restore + + lis r12, 0 + ori r12, r12, PVR_VER_E5500@l + cmpw r11, r12 + beq e5500_append_restore + + lis r12, 0 + ori r12, r12, PVR_VER_E500MC@l + cmpw r11, r12 + beq e500mc_append_restore + + lis r12, 0 + ori r12, r12, PVR_VER_E500V2@l + cmpw r11, r12 + beq e500v2_append_restore + + lis r12, 0 + ori r12, r12, PVR_VER_E500V1@l + cmpw r11, r12 + beq e500v1_append_restore + b 1f + +e6500_append_restore: + do_e6500_sr_interrupt_regs(restore) + do_e6500_sr_debug_regs(restore) + b 1f + +e5500_append_restore: + do_e5500_sr_interrupt_regs(restore) + b 1f + +e500mc_append_restore: + do_e500mc_sr_interrupt_regs(restore) + b 1f + +e500v2_append_restore: +e500v1_append_restore: + do_e500_sr_interrupt_regs(restore) +1: + do_sr_interrupt_regs(restore) + do_sr_debug_regs(restore) + sync + + blr + +/* + * r3 = the address of buffer + * r4 = type: HIBERNATION_FLAG or DEEPSLEEP_FLAG + */ +_GLOBAL(booke_cpu_state_save) + mflr r9 + mr r10, r3 + + cmpwi r4, HIBERNATION_FLAG + beq 1f + bl booke_cpu_append_save +1: + bl e500_base_special_save + bl booke_cpu_base_save + + mtlr r9 + blr + +/* + * r3 = the address of buffer + * r4 = type: HIBERNATION_FLAG or DEEPSLEEP_FLAG + */ +_GLOBAL(booke_cpu_state_restore) + mflr r9 + mr r10, r3 + + cmpwi r4, HIBERNATION_FLAG + beq 1f + + bl booke_cpu_append_restore +1: + bl e500_base_special_restore + bl booke_cpu_base_restore + + mtlr r9 + blr