From patchwork Mon Jun 8 18:07:37 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Punnaiah Choudary Kalluri X-Patchwork-Id: 481966 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Received: from bombadil.infradead.org (bombadil.infradead.org [IPv6:2001:1868:205::9]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ozlabs.org (Postfix) with ESMTPS id DACE7140213 for ; Tue, 9 Jun 2015 04:10:07 +1000 (AEST) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1Z21TN-0004Mi-I4; Mon, 08 Jun 2015 18:08:33 +0000 Received: from mail-by2on0067.outbound.protection.outlook.com ([207.46.100.67] helo=na01-by2-obe.outbound.protection.outlook.com) by bombadil.infradead.org with esmtps (Exim 4.80.1 #2 (Red Hat Linux)) id 1Z21T7-00048B-6K for linux-mtd@lists.infradead.org; Mon, 08 Jun 2015 18:08:22 +0000 Received: from BN1BFFO11FD023.protection.gbl (10.58.144.33) by BN1BFFO11HUB027.protection.gbl (10.58.144.174) with Microsoft SMTP Server (TLS) id 15.1.190.9; Mon, 8 Jun 2015 18:07:49 +0000 Authentication-Results: spf=pass (sender IP is 149.199.60.100) smtp.mailfrom=xilinx.com; vger.kernel.org; dkim=none (message not signed) header.d=none; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.60.100 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.60.100; helo=xsj-pvapsmtpgw02; Received: from xsj-pvapsmtpgw02 (149.199.60.100) by BN1BFFO11FD023.mail.protection.outlook.com (10.58.144.86) with Microsoft SMTP Server (TLS) id 15.1.190.9 via Frontend Transport; Mon, 8 Jun 2015 18:07:46 +0000 Received: from unknown-38-66.xilinx.com ([149.199.38.66]:57048 helo=xsj-pvapsmtp01) by xsj-pvapsmtpgw02 with esmtp (Exim 4.63) (envelope-from ) id 1Z21Sb-0004su-BG; Mon, 08 Jun 2015 11:07:45 -0700 Received: from [127.0.0.1] (helo=localhost) by xsj-pvapsmtp01 with smtp (Exim 4.63) (envelope-from ) id 1Z21Sb-0007RA-4a; Mon, 08 Jun 2015 11:07:45 -0700 Received: from xsj-pvapsmtp01 (smtp.xilinx.com [149.199.38.66]) by xsj-smtp-dlp1.xlnx.xilinx.com (8.13.8/8.13.1) with ESMTP id t58I7Ht1024903; Mon, 8 Jun 2015 11:07:17 -0700 Received: from [172.23.64.208] (helo=xhdrdevl6.xilinx.com) by xsj-pvapsmtp01 with esmtp (Exim 4.63) (envelope-from ) id 1Z21SW-0007QY-Vz; Mon, 08 Jun 2015 11:07:42 -0700 Received: by xhdrdevl6.xilinx.com (Postfix, from userid 12826) id 02AEDEF81AE; Mon, 8 Jun 2015 23:37:39 +0530 (IST) From: Punnaiah Choudary Kalluri To: , , , , , , , , , , , , , , , , , , Subject: [PATCH v7 2/2] memory: pl353: Add driver for arm pl353 static memory controller Date: Mon, 8 Jun 2015 23:37:37 +0530 Message-ID: <1433786857-32575-3-git-send-email-punnaia@xilinx.com> X-Mailer: git-send-email 1.7.4 In-Reply-To: <1433786857-32575-1-git-send-email-punnaia@xilinx.com> References: <1433786857-32575-1-git-send-email-punnaia@xilinx.com> X-RCIS-Action: ALLOW X-TM-AS-Product-Ver: IMSS-7.1.0.1224-8.0.0.1202-21600.005 X-TM-AS-User-Approved-Sender: Yes;Yes X-EOPAttributedMessage: 0 X-Microsoft-Exchange-Diagnostics: 1; BN1BFFO11FD023; 1:qlHDVeeFkvU886rU+Nry5Wq9TKnN0pLn+O0+66xmIooM750LAemBcOjlhLOeVSoKFfw2VvipUL3VcRDXwg40Eg5zXZkRT74MvFXFw9MuY8OEQu/O49gS7pEAmT3THIcdQlxY1jBX4tthLWAjha+08d4I6DZnKanMOx44FYDaK5KtIEZoiAfwS6VlxouOuahERv5jP74iKItunTclRYF0YKYe+i8QLiby/nJvK5y/Vke3dkNHXNScUs98Vm4SGN7Yoi+OWJly3/ARvlSf6clOcVRP7ExhwLOuniJ/75FxeUEDqMBeHlQmHuucfiKi7KpYng8qM5S+xIoMF9mu4xSI3A== X-Forefront-Antispam-Report: CIP:149.199.60.100; CTRY:US; IPV:NLI; EFV:NLI; SFV:NSPM; SFS:(10009020)(6009001)(438002)(199003)(189002)(92566002)(6806004)(107886002)(5001960100002)(50986999)(229853001)(46102003)(50226001)(45336002)(46386002)(19580405001)(62966003)(77156002)(189998001)(36386004)(5001770100001)(36756003)(103686003)(76176999)(33646002)(2950100001)(42186005)(63266004)(86362001)(19580395003)(52956003)(50466002)(87936001)(2201001)(48376002)(47776003)(107986001)(921003)(83996005)(4001430100001)(1121003)(90966001); DIR:OUT; SFP:1101; SCL:1; SRVR:BN1BFFO11HUB027; H:xsj-pvapsmtpgw02; FPR:; SPF:Pass; MLV:sfv; A:1; MX:1; LANG:en; MIME-Version: 1.0 X-Microsoft-Exchange-Diagnostics: 1; BN1BFFO11HUB027; 2:q1sogVlX7NnrgJsAxDkoiCDsqvnqcYcJol9jUE+3fKYKYbwqsi9y2BSY4fIeceiJ; 2:FHJ4u52bmPX88C+Da5F0Vphql4O8tl06BDsCJnvRlsCGC3dBN+yekH5FxjsJ6AAoUtt9eBkI0bE18C7/yvMqNayKW94J0PbfDyL2ZCQN7aSYAmopNCSIgD4eqKLA4jDXwXSQdoOCOdv8yyHd8LZ630mRHy1YC2DD8iQhNxWAaZp+bw6L7FiZzzpDQu1xTLpdxLDPsN2GGKLi0BxO4xbFFAl2eAWWrvduB8yTG5fBH+BjNkO2S6kxpC4G2QycLM60; 6:86cW8b/7rWG+xtl8ZjCTsimnhe15InS5I2Hf8LcZXJyhkFWkaYEhZeQGv+sSWEzV2iKaPX+6oeSlW6Lc1Fjg7Rl/i006mHbd+CckllWwLTp2XMjNRrkl6cRVP7lxMJMoHV9BcI0qEQqxbSDjUA6VYfHRglna8qa2Vk9dPoibDOR289WMWTaJ4B515JpsRI77DWD+B8h5LG+0jOYLMzfJ9FJOn0oovjI13nmBXmTrxxs5Ci0G3iouvmeM228GO7CNX6nhVNbDavlWOKm9Oq6s9Wfbogc4x3CRYPDdHocbhpBomTTEQYFKE77n07tOflAJXZ2WLh2vy5qCdNU4W9CCohZLuFjUmL03FZ7hUTiBdFzZrRr8TjiGCp2QjE8UTWHe0lhiwy/iVNETGBKvDecOFfANOyaOv2o09jfMbEEMLP36owOvdjGgHi1ho00X7MsYV9ranHMFneznXUFVQepSF0Ji+3BReKJ2B4uaj+Ce5jqUXvRcC3hjm9PMRO9yqX/p X-Microsoft-Antispam: UriScan:;BCL:0;PCL:0;RULEID:;SRVR:BN1BFFO11HUB027; X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:; X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(601004)(520003)(5005006)(3002001); SRVR:BN1BFFO11HUB027; BCL:0; PCL:0; RULEID:; SRVR:BN1BFFO11HUB027; X-Microsoft-Exchange-Diagnostics: 1; BN1BFFO11HUB027; 3:NQJsEUccs8AoociKGh34Ju1ksIZWL8JYTLYv4OwMny5YB+kR9SAU8dJfXbUdl9PeFHcvuaI/R95eM/1ZmksZj7LeFcHA5wbp+p0NO12zs+5YJdoK89U5No7geqFKEyWCOTcUYTeukjLj+V5CInsgpTLoe6NOjGYSXkXRbdSVZUZTFE86yysINCNFwXByCKvdUdSKrUs6JyVmI4Pj86fU5aSKNKagvYyRP1xPqQB79HoE/FHsVH33RlsHY40Q0pMIbSDYMj/ZCd1T09ngWdy7jkDb7ehwe4DVhNPm3YQd5w7ZJnPGKSFyvIdoxagM+E5s X-Forefront-PRVS: 060166847D X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1; BN1BFFO11HUB027; 9:uxunWiwMRUSRWrSvUc6A+0nX55Jzu6nB+c22/46O?= =?us-ascii?Q?kJP+P8uPaMd8zA8GNsf+hV3UMNrYf5ehSUMD0XOvtv0yH8sNygGTGGKcyvys?= =?us-ascii?Q?mum763Q2+trXrDe+Dbc4cqn+x8P1AEvC6ol4CtjL0b+qCzmAOigG+JaCCDfc?= =?us-ascii?Q?rK08gWJAWC0eObB2dd25Bq+YmpXCBn+o8HPLyHYPtBwnw8tqULlbg79lE0D+?= =?us-ascii?Q?xAZuYhEPjXNH5fgKQlljfWSMsgMfI1cBhWBwx2dtn0q6UnLVyDigcA/TYY8e?= =?us-ascii?Q?Pw776xxNG9rDtcX05IJurYgTpmMZlNkojVzdmA4jHRmX8PaccEDBuDPYMHBG?= =?us-ascii?Q?4ZcjCqOZ8mW4pWyLSUXVVrG3g359cWIjlBOIaE5vA2W5GP8/+clEZrkUTYrr?= =?us-ascii?Q?pVl5pbe77ZI26O58lEpX1mD78gYZMtiGnI6CTMnV1qZ+RzerJeof8i9RIhdn?= =?us-ascii?Q?pgO8Oe6+FkRkbc+tSdXLyhjWkBs8pbOLR+eTtiYKPxuIdW2oCUvSfL+5HhZZ?= =?us-ascii?Q?Va7232XRE1uplpD+Fp3Y409hwHtd3PiKUUglHeLzu/JiZbTCvD65nwjobLBC?= =?us-ascii?Q?yZ5tph88QmOOudQW7VUqMeih9NX61KEPlVdKuj1t0cTCFjzSalYdakQUEMQN?= =?us-ascii?Q?/X6IG7ChjOxJLsL0Ogs0O/DTIEwYoxacKfX5RKUp+S07gQsgAK6vpL6QqrCg?= =?us-ascii?Q?HiuuocGER29THEc0+D/TQXElYEHZATULFBwcqaIrKNQnhBXXlapc3ZxQrYUx?= =?us-ascii?Q?gsUIKujEklJyWngxCzcma9RArjuc1F9VT7XyM89QuIpMyl120mRpobpLHrSP?= =?us-ascii?Q?cx38cl3s4XqBjsTNR1VMivI/MOW6u9PbjUL3CJtl5oKRlYGeK7Py7MyO7QhF?= =?us-ascii?Q?twdIzEROOCtannlNcn/n/XvB8VxGMVp2S6fV5RZjiApQBB2tj+LSw1lOvMb3?= =?us-ascii?Q?kRISwY8c42wuvDVd4jdVxN8X2WUnZmT0LrjsNdBwzYRTJWJ10qJY7UZE7EeK?= =?us-ascii?Q?632Xw8cZ0SlJ/xygQvqYsn6dj8x0RcUa2a1accjdT1hHLtfI14/ovKX7HUVF?= =?us-ascii?Q?aWJXUvM=3D?= X-Microsoft-Exchange-Diagnostics: 1; BN1BFFO11HUB027; 3:rx1Qd8gnjzc04anEBuHQpIFvDypfR14yfOjn55GKdhcg1xPBPcOqg5eF0Ovq1Smx6BlVcIB32VSHZQ6aHJ699So0QkmiWNSDvVeiq0j60MLJE4A3qYAFZeuutUbD3Enfpc3Kfx31yEC8PjC6sjpB7A==; 10:ZR9BaubJ7UOEgCxFsMUm17tHvIqHY87vSNfSYqglSOTvCK7nCnW3LBgzeALwt7vXb2BORAfbIoNtod6YssUAUPTAOzuhOqGfRU6VI+EjFvo= X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 08 Jun 2015 18:07:46.2775 (UTC) X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.60.100]; Helo=[xsj-pvapsmtpgw02] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BN1BFFO11HUB027 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20150608_110818_194281_6DF04FA5 X-CRM114-Status: GOOD ( 18.22 ) X-Spam-Score: -1.1 (-) X-Spam-Report: SpamAssassin version 3.4.0 on bombadil.infradead.org summary: Content analysis details: (-1.1 points) pts rule name description ---- ---------------------- -------------------------------------------------- -0.0 RCVD_IN_DNSWL_NONE RBL: Sender listed at http://www.dnswl.org/, no trust [207.46.100.67 listed in list.dnswl.org] -1.1 RCVD_IN_MSPIKE_H2 RBL: Average reputation (+2) [207.46.100.67 listed in wl.mailspike.net] -0.0 SPF_PASS SPF: sender matches SPF record -0.0 SPF_HELO_PASS SPF: HELO matches SPF record Cc: devicetree@vger.kernel.org, linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, kalluripunnaiahchoudary@gmail.com, kpc528@gmail.com, punnaia@xilinx.com X-BeenThere: linux-mtd@lists.infradead.org X-Mailman-Version: 2.1.18-1 Precedence: list List-Id: Linux MTD discussion mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-mtd" Errors-To: linux-mtd-bounces+incoming=patchwork.ozlabs.org@lists.infradead.org Add driver for arm pl353 static memory controller. This controller is used in xilinx zynq soc for interfacing the nand and nor/sram memory devices. Signed-off-by: Punnaiah Choudary Kalluri --- Changes in v7: - Corrected the kconfig to use tristate selection - Corrected the GPL licence ident - Added boundary checks for nand timing parameters Changes in v6: - Fixed checkpatch.pl reported warnings Changes in v5: - Added pl353_smc_get_clkrate function, made pl353_smc_set_cycles as public API - Removed nand timing parameter initialization and moved it to nand driver Changes in v4: - Modified driver to support multiple instances - Used sleep instaed of busywait for delay Changes in v3: - None Changes in v2: - Since now the timing parameters are in nano seconds, added logic to convert them to the cycles --- drivers/memory/Kconfig | 7 + drivers/memory/Makefile | 1 + drivers/memory/pl353-smc.c | 559 ++++++++++++++++++++++++++++++++++++++ include/linux/memory/pl353-smc.h | 37 +++ 4 files changed, 604 insertions(+), 0 deletions(-) create mode 100644 drivers/memory/pl353-smc.c create mode 100644 include/linux/memory/pl353-smc.h diff --git a/drivers/memory/Kconfig b/drivers/memory/Kconfig index 868036f..b855cc5 100644 --- a/drivers/memory/Kconfig +++ b/drivers/memory/Kconfig @@ -92,6 +92,13 @@ config JZ4780_NEMC the Ingenic JZ4780. This controller is used to handle external memory devices such as NAND and SRAM. +config PL353_SMC + tristate "ARM PL353 Static Memory Controller (SMC) driver" + depends on ARM + help + This driver is for the ARM PL353 Static Memory Controller (SMC) + module. + source "drivers/memory/tegra/Kconfig" endif diff --git a/drivers/memory/Makefile b/drivers/memory/Makefile index b670441..d943700 100644 --- a/drivers/memory/Makefile +++ b/drivers/memory/Makefile @@ -14,5 +14,6 @@ obj-$(CONFIG_FSL_IFC) += fsl_ifc.o obj-$(CONFIG_MVEBU_DEVBUS) += mvebu-devbus.o obj-$(CONFIG_TEGRA20_MC) += tegra20-mc.o obj-$(CONFIG_JZ4780_NEMC) += jz4780-nemc.o +obj-$(CONFIG_PL353_SMC) += pl353-smc.o obj-$(CONFIG_TEGRA_MC) += tegra/ diff --git a/drivers/memory/pl353-smc.c b/drivers/memory/pl353-smc.c new file mode 100644 index 0000000..9cd6e56 --- /dev/null +++ b/drivers/memory/pl353-smc.c @@ -0,0 +1,559 @@ +/* + * ARM PL353 SMC Driver + * + * Copyright (C) 2012 - 2015 Xilinx, Inc. + * + * This program is free software: you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation, either version 2 of the License, or + * (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * Currently only a single SMC instance is supported. + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +/* Register definitions */ +#define PL353_SMC_MEMC_STATUS_OFFS 0 /* Controller status reg, RO */ +#define PL353_SMC_CFG_CLR_OFFS 0xC /* Clear config reg, WO */ +#define PL353_SMC_DIRECT_CMD_OFFS 0x10 /* Direct command reg, WO */ +#define PL353_SMC_SET_CYCLES_OFFS 0x14 /* Set cycles register, WO */ +#define PL353_SMC_SET_OPMODE_OFFS 0x18 /* Set opmode register, WO */ +#define PL353_SMC_ECC_STATUS_OFFS 0x400 /* ECC status register */ +#define PL353_SMC_ECC_MEMCFG_OFFS 0x404 /* ECC mem config reg */ +#define PL353_SMC_ECC_MEMCMD1_OFFS 0x408 /* ECC mem cmd1 reg */ +#define PL353_SMC_ECC_MEMCMD2_OFFS 0x40C /* ECC mem cmd2 reg */ +#define PL353_SMC_ECC_VALUE0_OFFS 0x418 /* ECC value 0 reg */ + +/* Controller status register specific constants */ +#define PL353_SMC_MEMC_STATUS_RAW_INT_1_SHIFT 6 + +/* Clear configuration register specific constants */ +#define PL353_SMC_CFG_CLR_INT_CLR_1 0x10 +#define PL353_SMC_CFG_CLR_ECC_INT_DIS_1 0x40 +#define PL353_SMC_CFG_CLR_INT_DIS_1 0x2 +#define PL353_SMC_CFG_CLR_DEFAULT_MASK (PL353_SMC_CFG_CLR_INT_CLR_1 | \ + PL353_SMC_CFG_CLR_ECC_INT_DIS_1 | \ + PL353_SMC_CFG_CLR_INT_DIS_1) + +/* Set cycles register specific constants */ +#define PL353_SMC_SET_CYCLES_T0_MASK 0xF +#define PL353_SMC_SET_CYCLES_T0_SHIFT 0 +#define PL353_SMC_SET_CYCLES_T1_MASK 0xF +#define PL353_SMC_SET_CYCLES_T1_SHIFT 4 +#define PL353_SMC_SET_CYCLES_T2_MASK 0x7 +#define PL353_SMC_SET_CYCLES_T2_SHIFT 8 +#define PL353_SMC_SET_CYCLES_T3_MASK 0x7 +#define PL353_SMC_SET_CYCLES_T3_SHIFT 11 +#define PL353_SMC_SET_CYCLES_T4_MASK 0x7 +#define PL353_SMC_SET_CYCLES_T4_SHIFT 14 +#define PL353_SMC_SET_CYCLES_T5_MASK 0x7 +#define PL353_SMC_SET_CYCLES_T5_SHIFT 17 +#define PL353_SMC_SET_CYCLES_T6_MASK 0xF +#define PL353_SMC_SET_CYCLES_T6_SHIFT 20 + +/* Nand timing parameters min and max permitted values */ +#define PL353_NAND_T0_MIN 0x2 +#define PL353_NAND_T0_MAX 0xF +#define PL353_NAND_T1_MIN 0x2 +#define PL353_NAND_T1_MAX 0xF +#define PL353_NAND_T2_MIN 0x1 +#define PL353_NAND_T2_MAX 0x7 +#define PL353_NAND_T3_MIN 0x1 +#define PL353_NAND_T3_MAX 0x7 +#define PL353_NAND_T4_MAX 0x7 +#define PL353_NAND_T5_MAX 0x7 +#define PL353_NAND_T6_MAX 0xF + +/* ECC status register specific constants */ +#define PL353_SMC_ECC_STATUS_BUSY (1 << 6) + +/* ECC memory config register specific constants */ +#define PL353_SMC_ECC_MEMCFG_MODE_MASK 0xC +#define PL353_SMC_ECC_MEMCFG_MODE_SHIFT 2 +#define PL353_SMC_ECC_MEMCFG_PGSIZE_MASK 0xC + +#define PL353_SMC_DC_UPT_NAND_REGS ((4 << 23) | /* CS: NAND chip */ \ + (2 << 21)) /* UpdateRegs operation */ + +#define PL353_NAND_ECC_CMD1 ((0x80) | /* Write command */ \ + (0 << 8) | /* Read command */ \ + (0x30 << 16) | /* Read End command */ \ + (1 << 24)) /* Read End command calid */ + +#define PL353_NAND_ECC_CMD2 ((0x85) | /* Write col change cmd */ \ + (5 << 8) | /* Read col change cmd */ \ + (0xE0 << 16) | /* Read col change end cmd */ \ + (1 << 24)) /* Read col change end cmd valid */ +#define PL353_NAND_ECC_BUSY_TIMEOUT (1 * HZ) + +/** + * struct pl353_smc_data - Private smc driver structure + * @base: SMC virtual register space + * @devclk: Pointer to the peripheral clock + * @aperclk: Pointer to the APER clock + */ +struct pl353_smc_data { + void __iomem *base; + struct clk *memclk; + struct clk *aclk; +}; + +/** + * pl353_smc_set_buswidth - Set memory buswidth + * @dev: Pointer to the device struct + * @bw: Memory buswidth (8 | 16) + * Return: 0 on success or negative errno. + */ +int pl353_smc_set_buswidth(struct device *dev, unsigned int bw) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + + if (bw != PL353_SMC_MEM_WIDTH_8 && bw != PL353_SMC_MEM_WIDTH_16) + return -EINVAL; + + writel(bw, pl353_smc->base + PL353_SMC_SET_OPMODE_OFFS); + writel(PL353_SMC_DC_UPT_NAND_REGS, pl353_smc->base + + PL353_SMC_DIRECT_CMD_OFFS); + + return 0; +} +EXPORT_SYMBOL_GPL(pl353_smc_set_buswidth); + +/** + * pl353_smc_set_cycles - Set memory timing parameters + * @dev: Pointer to the device struct + * @t0: t_rc read cycle time + * @t1: t_wc write cycle time + * @t2: t_rea/t_ceoe output enable assertion delay + * @t3: t_wp write enable deassertion delay + * @t4: t_clr/t_pc page cycle time + * @t5: t_ar/t_ta ID read time/turnaround time + * @t6: t_rr busy to RE timing + * Return: 0 on success or negative errno. + * + * Sets NAND chip specific timing parameters. + */ +int pl353_smc_set_cycles(struct device *dev, u32 t0, u32 t1, u32 t2, u32 t3, + u32 t4, u32 t5, u32 t6) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + + if ((t0 < PL353_NAND_T0_MIN) || (t0 > PL353_NAND_T0_MAX)) + goto err; + if ((t1 < PL353_NAND_T1_MIN) || (t1 > PL353_NAND_T1_MAX)) + goto err; + if ((t2 < PL353_NAND_T2_MIN) || (t2 > PL353_NAND_T2_MAX)) + goto err; + if ((t3 < PL353_NAND_T3_MAX) || (t3 > PL353_NAND_T3_MAX)) + goto err; + if (t4 > PL353_NAND_T4_MAX) + goto err; + if (t5 > PL353_NAND_T5_MAX) + goto err; + if (t6 > PL353_NAND_T6_MAX) + goto err; + + t0 &= PL353_SMC_SET_CYCLES_T0_MASK; + t1 = (t1 & PL353_SMC_SET_CYCLES_T1_MASK) << + PL353_SMC_SET_CYCLES_T1_SHIFT; + t2 = (t2 & PL353_SMC_SET_CYCLES_T2_MASK) << + PL353_SMC_SET_CYCLES_T2_SHIFT; + t3 = (t3 & PL353_SMC_SET_CYCLES_T3_MASK) << + PL353_SMC_SET_CYCLES_T3_SHIFT; + t4 = (t4 & PL353_SMC_SET_CYCLES_T4_MASK) << + PL353_SMC_SET_CYCLES_T4_SHIFT; + t5 = (t5 & PL353_SMC_SET_CYCLES_T5_MASK) << + PL353_SMC_SET_CYCLES_T5_SHIFT; + t6 = (t6 & PL353_SMC_SET_CYCLES_T6_MASK) << + PL353_SMC_SET_CYCLES_T6_SHIFT; + + t0 |= t1 | t2 | t3 | t4 | t5 | t6; + + writel(t0, pl353_smc->base + PL353_SMC_SET_CYCLES_OFFS); + writel(PL353_SMC_DC_UPT_NAND_REGS, pl353_smc->base + + PL353_SMC_DIRECT_CMD_OFFS); + + return 0; +err: + return -EINVAL; +} +EXPORT_SYMBOL_GPL(pl353_smc_set_cycles); + +/** + * pl353_smc_ecc_is_busy_noirq - Read ecc busy flag + * @dev: Pointer to the device struct + * Return: the ecc_status bit from the ecc_status register. 1 = busy, 0 = idle + */ +static int pl353_smc_ecc_is_busy_noirq(struct device *dev) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + + return !!(readl(pl353_smc->base + PL353_SMC_ECC_STATUS_OFFS) & + PL353_SMC_ECC_STATUS_BUSY); +} + +/** + * pl353_smc_ecc_is_busy - Read ecc busy flag + * @dev: Pointer to the device struct + * Return: the ecc_status bit from the ecc_status register. 1 = busy, 0 = idle + */ +int pl353_smc_ecc_is_busy(struct device *dev) +{ + int ret; + + ret = pl353_smc_ecc_is_busy_noirq(dev); + + return ret; +} +EXPORT_SYMBOL_GPL(pl353_smc_ecc_is_busy); + +/** + * pl353_smc_get_ecc_val - Read ecc_valueN registers + * @dev: Pointer to the device struct + * @ecc_reg: Index of the ecc_value reg (0..3) + * Return: the content of the requested ecc_value register. + * + * There are four valid ecc_value registers. The argument is truncated to stay + * within this valid boundary. + */ +u32 pl353_smc_get_ecc_val(struct device *dev, int ecc_reg) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + u32 addr, reg; + + ecc_reg &= 3; + addr = PL353_SMC_ECC_VALUE0_OFFS + (ecc_reg << 2); + reg = readl(pl353_smc->base + addr); + + return reg; +} +EXPORT_SYMBOL_GPL(pl353_smc_get_ecc_val); + +/** + * pl353_smc_get_nand_int_status_raw - Get NAND interrupt status bit + * @dev: Pointer to the device struct + * Return: the raw_int_status1 bit from the memc_status register + */ +int pl353_smc_get_nand_int_status_raw(struct device *dev) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + u32 reg; + + reg = readl(pl353_smc->base + PL353_SMC_MEMC_STATUS_OFFS); + reg >>= PL353_SMC_MEMC_STATUS_RAW_INT_1_SHIFT; + reg &= 1; + + return reg; +} +EXPORT_SYMBOL_GPL(pl353_smc_get_nand_int_status_raw); + +/** + * pl353_smc_clr_nand_int - Clear NAND interrupt + * @dev: Pointer to the device struct + */ +void pl353_smc_clr_nand_int(struct device *dev) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + + writel(PL353_SMC_CFG_CLR_INT_CLR_1, + pl353_smc->base + PL353_SMC_CFG_CLR_OFFS); +} +EXPORT_SYMBOL_GPL(pl353_smc_clr_nand_int); + +/** + * pl353_smc_set_ecc_mode - Set SMC ECC mode + * @dev: Pointer to the device struct + * @mode: ECC mode (BYPASS, APB, MEM) + * Return: 0 on success or negative errno. + */ +int pl353_smc_set_ecc_mode(struct device *dev, enum pl353_smc_ecc_mode mode) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + u32 reg; + int ret = 0; + + switch (mode) { + case PL353_SMC_ECCMODE_BYPASS: + case PL353_SMC_ECCMODE_APB: + case PL353_SMC_ECCMODE_MEM: + + reg = readl(pl353_smc->base + PL353_SMC_ECC_MEMCFG_OFFS); + reg &= ~PL353_SMC_ECC_MEMCFG_MODE_MASK; + reg |= mode << PL353_SMC_ECC_MEMCFG_MODE_SHIFT; + writel(reg, pl353_smc->base + PL353_SMC_ECC_MEMCFG_OFFS); + + break; + default: + ret = -EINVAL; + } + + return ret; +} +EXPORT_SYMBOL_GPL(pl353_smc_set_ecc_mode); + +/** + * pl353_smc_set_ecc_pg_size - Set SMC ECC page size + * @dev: Pointer to the device struct + * @pg_sz: ECC page size + * Return: 0 on success or negative errno. + */ +int pl353_smc_set_ecc_pg_size(struct device *dev, unsigned int pg_sz) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + u32 reg, sz; + + switch (pg_sz) { + case 0: + sz = 0; + break; + case 512: + sz = 1; + break; + case 1024: + sz = 2; + break; + case 2048: + sz = 3; + break; + default: + return -EINVAL; + } + + reg = readl(pl353_smc->base + PL353_SMC_ECC_MEMCFG_OFFS); + reg &= ~PL353_SMC_ECC_MEMCFG_PGSIZE_MASK; + reg |= sz; + writel(reg, pl353_smc->base + PL353_SMC_ECC_MEMCFG_OFFS); + + return 0; +} +EXPORT_SYMBOL_GPL(pl353_smc_set_ecc_pg_size); + + +/** + * pl353_smc_get_clkrate - Obtain the current clock rate + * @dev: Pointer to the device struct + * Return: the current clock rate. + */ +ulong pl353_smc_get_clkrate(struct device *dev) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + + return clk_get_rate(pl353_smc->memclk); +} +EXPORT_SYMBOL_GPL(pl353_smc_get_clkrate); + +static int __maybe_unused pl353_smc_suspend(struct device *dev) +{ + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + + clk_disable(pl353_smc->memclk); + clk_disable(pl353_smc->aclk); + + return 0; +} + +static int __maybe_unused pl353_smc_resume(struct device *dev) +{ + int ret; + struct pl353_smc_data *pl353_smc = dev_get_drvdata(dev); + + ret = clk_enable(pl353_smc->aclk); + if (ret) { + dev_err(dev, "Cannot enable axi domain clock.\n"); + return ret; + } + + ret = clk_enable(pl353_smc->memclk); + if (ret) { + dev_err(dev, "Cannot enable memory clock.\n"); + clk_disable(pl353_smc->aclk); + return ret; + } + return ret; +} + +static SIMPLE_DEV_PM_OPS(pl353_smc_dev_pm_ops, pl353_smc_suspend, + pl353_smc_resume); + +/** + * pl353_smc_init_nand_interface - Initialize the NAND interface + * @pdev: Pointer to the platform_device struct + * @nand_node: Pointer to the pl353_nand device_node struct + */ +static void pl353_smc_init_nand_interface(struct platform_device *pdev, + struct device_node *nand_node) +{ + unsigned long timeout = jiffies + PL353_NAND_ECC_BUSY_TIMEOUT; + struct pl353_smc_data *pl353_smc = platform_get_drvdata(pdev); + + pl353_smc_set_buswidth(&pdev->dev, PL353_SMC_MEM_WIDTH_8); + + writel(PL353_SMC_CFG_CLR_INT_CLR_1, + pl353_smc->base + PL353_SMC_CFG_CLR_OFFS); + writel(PL353_SMC_DC_UPT_NAND_REGS, pl353_smc->base + + PL353_SMC_DIRECT_CMD_OFFS); + /* Wait till the ECC operation is complete */ + do { + if (pl353_smc_ecc_is_busy_noirq(&pdev->dev)) + msleep(1); + else + break; + } while (!time_after_eq(jiffies, timeout)); + + if (time_after_eq(jiffies, timeout)) + dev_err(&pdev->dev, "nand ecc busy status timed out"); + /* Set the command1 and command2 register */ + writel(PL353_NAND_ECC_CMD1, + pl353_smc->base + PL353_SMC_ECC_MEMCMD1_OFFS); + writel(PL353_NAND_ECC_CMD2, + pl353_smc->base + PL353_SMC_ECC_MEMCMD2_OFFS); +} + +static const struct of_device_id matches_nor[] = { + { .compatible = "cfi-flash" }, + {} +}; + +static const struct of_device_id matches_nand[] = { + { .compatible = "arm,pl353-nand-r2p1" }, + {} +}; + +static int pl353_smc_probe(struct platform_device *pdev) +{ + struct pl353_smc_data *pl353_smc; + struct device_node *child; + struct resource *res; + int err; + struct device_node *of_node = pdev->dev.of_node; + const struct of_device_id *matches = NULL; + + pl353_smc = devm_kzalloc(&pdev->dev, sizeof(*pl353_smc), GFP_KERNEL); + if (!pl353_smc) + return -ENOMEM; + + /* Get the NAND controller virtual address */ + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + pl353_smc->base = devm_ioremap_resource(&pdev->dev, res); + if (IS_ERR(pl353_smc->base)) + return PTR_ERR(pl353_smc->base); + + pl353_smc->aclk = devm_clk_get(&pdev->dev, "aclk"); + if (IS_ERR(pl353_smc->aclk)) { + dev_err(&pdev->dev, "aclk clock not found.\n"); + return PTR_ERR(pl353_smc->aclk); + } + + pl353_smc->memclk = devm_clk_get(&pdev->dev, "memclk"); + if (IS_ERR(pl353_smc->memclk)) { + dev_err(&pdev->dev, "memclk clock not found.\n"); + return PTR_ERR(pl353_smc->memclk); + } + + err = clk_prepare_enable(pl353_smc->aclk); + if (err) { + dev_err(&pdev->dev, "Unable to enable AXI clock.\n"); + return err; + } + + err = clk_prepare_enable(pl353_smc->memclk); + if (err) { + dev_err(&pdev->dev, "Unable to enable memory clock.\n"); + goto out_clk_dis_aper; + } + + platform_set_drvdata(pdev, pl353_smc); + + /* clear interrupts */ + writel(PL353_SMC_CFG_CLR_DEFAULT_MASK, + pl353_smc->base + PL353_SMC_CFG_CLR_OFFS); + + /* Find compatible children. Only a single child is supported */ + for_each_available_child_of_node(of_node, child) { + if (of_match_node(matches_nand, child)) { + pl353_smc_init_nand_interface(pdev, child); + if (!matches) { + matches = matches_nand; + } else { + dev_err(&pdev->dev, + "incompatible configuration\n"); + goto out_clk_disable; + } + } + + if (of_match_node(matches_nor, child)) { + static int counts; + + if (!matches) { + matches = matches_nor; + } else { + if (matches != matches_nor || counts > 1) { + dev_err(&pdev->dev, + "incompatible configuration\n"); + goto out_clk_disable; + } + } + counts++; + } + } + + if (matches) + of_platform_populate(of_node, matches, NULL, &pdev->dev); + + return 0; + +out_clk_disable: + clk_disable_unprepare(pl353_smc->memclk); +out_clk_dis_aper: + clk_disable_unprepare(pl353_smc->aclk); + + return err; +} + +static int pl353_smc_remove(struct platform_device *pdev) +{ + struct pl353_smc_data *pl353_smc = platform_get_drvdata(pdev); + + clk_disable_unprepare(pl353_smc->memclk); + clk_disable_unprepare(pl353_smc->aclk); + + return 0; +} + +/* Match table for device tree binding */ +static const struct of_device_id pl353_smc_of_match[] = { + { .compatible = "arm,pl353-smc-r2p1" }, + { }, +}; +MODULE_DEVICE_TABLE(of, pl353_smc_of_match); + +static struct platform_driver pl353_smc_driver = { + .probe = pl353_smc_probe, + .remove = pl353_smc_remove, + .driver = { + .name = "pl353-smc", + .owner = THIS_MODULE, + .pm = &pl353_smc_dev_pm_ops, + .of_match_table = pl353_smc_of_match, + }, +}; + +module_platform_driver(pl353_smc_driver); + +MODULE_AUTHOR("Xilinx, Inc."); +MODULE_DESCRIPTION("ARM PL353 SMC Driver"); +MODULE_LICENSE("GPL"); diff --git a/include/linux/memory/pl353-smc.h b/include/linux/memory/pl353-smc.h new file mode 100644 index 0000000..47a1322 --- /dev/null +++ b/include/linux/memory/pl353-smc.h @@ -0,0 +1,37 @@ +/* + * ARM PL353 SMC Driver Header + * + * Copyright (C) 2012 Xilinx, Inc. + * + * This program is free software; you can redistribute it and/or modify it under + * the terms of the GNU General Public License version 2 as published by the + * Free Software Foundation; either version 2 of the License, or (at your + * option) any later version. + */ + +#ifndef __LINUX_MEMORY_PL353_SMC_H +#define __LINUX_MEMORY_PL353_SMC_H + +enum pl353_smc_ecc_mode { + PL353_SMC_ECCMODE_BYPASS = 0, + PL353_SMC_ECCMODE_APB = 1, + PL353_SMC_ECCMODE_MEM = 2 +}; + +enum pl353_smc_mem_width { + PL353_SMC_MEM_WIDTH_8 = 0, + PL353_SMC_MEM_WIDTH_16 = 1 +}; + +u32 pl353_smc_get_ecc_val(struct device *dev, int ecc_reg); +int pl353_smc_ecc_is_busy(struct device *dev); +int pl353_smc_get_nand_int_status_raw(struct device *dev); +void pl353_smc_clr_nand_int(struct device *dev); +int pl353_smc_set_ecc_mode(struct device *dev, enum pl353_smc_ecc_mode mode); +int pl353_smc_set_ecc_pg_size(struct device *dev, unsigned int pg_sz); +int pl353_smc_set_buswidth(struct device *dev, unsigned int bw); +int pl353_smc_set_cycles(struct device *dev, u32 t0, u32 t1, u32 t2, u32 t3, + u32 t4, u32 t5, u32 t6); +ulong pl353_smc_get_clkrate(struct device *dev); + +#endif