From patchwork Wed Sep 30 10:05:10 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "Kumar, Venkataramanan" X-Patchwork-Id: 524324 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Received: from sourceware.org (server1.sourceware.org [209.132.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ozlabs.org (Postfix) with ESMTPS id 5DDC6140157 for ; Wed, 30 Sep 2015 20:05:37 +1000 (AEST) Authentication-Results: ozlabs.org; dkim=pass (1024-bit key; unprotected) header.d=gcc.gnu.org header.i=@gcc.gnu.org header.b=giJ2iWfr; dkim-atps=neutral DomainKey-Signature: a=rsa-sha1; c=nofws; d=gcc.gnu.org; h=list-id :list-unsubscribe:list-archive:list-post:list-help:sender:from :to:subject:date:message-id:content-type:mime-version; q=dns; s= default; b=F5Zakbn3yhjL1FB8xDTy7LYlFg4bfvpOT4TubgFlhMpXv00h3UXfD 5Lh1hToNI2kqbqxf+woViQV4sv1vSQAfpOTVkOe366lJKiT6iZDuKG4aa9anfYoY 2CUU2gV15F+EsCz53BOxtwqYoKdjTgsw/X+pVJZ29f7IJ4JgzkBXw0= DKIM-Signature: v=1; a=rsa-sha1; c=relaxed; d=gcc.gnu.org; h=list-id :list-unsubscribe:list-archive:list-post:list-help:sender:from :to:subject:date:message-id:content-type:mime-version; s= default; bh=mD6TN/Dn7xc5zYkiWpWtmAj7TVo=; b=giJ2iWfrfTc9nH7FCstl ybLCXhfYc4/MEis6GE+7Ugg04VXRuLU6UwdxmbtDA8+VONZf2uVYNtAstJ19uYnZ yNf0HJsVpBBYs4Kb/bXAN9Tt0P/6WezCTcKCGVo2931RJTYuzlaq9SaWkeduT+Ad saLckg2mfVKvnz30DJ70Iy4= Received: (qmail 81195 invoked by alias); 30 Sep 2015 10:05:25 -0000 Mailing-List: contact gcc-patches-help@gcc.gnu.org; run by ezmlm Precedence: bulk List-Id: List-Unsubscribe: List-Archive: List-Post: List-Help: Sender: gcc-patches-owner@gcc.gnu.org Delivered-To: mailing list gcc-patches@gcc.gnu.org Received: (qmail 81182 invoked by uid 89); 30 Sep 2015 10:05:24 -0000 Authentication-Results: sourceware.org; auth=none X-Virus-Found: No X-Spam-SWARE-Status: No, score=2.4 required=5.0 tests=AWL, BAYES_50, KAM_LAZY_DOMAIN_SECURITY, LIKELY_SPAM_BODY, RCVD_IN_DNSWL_NONE, SPF_HELO_PASS autolearn=no version=3.3.2 X-HELO: na01-bn1-obe.outbound.protection.outlook.com Received: from mail-bn1bon0061.outbound.protection.outlook.com (HELO na01-bn1-obe.outbound.protection.outlook.com) (157.56.111.61) by sourceware.org (qpsmtpd/0.93/v0.84-503-g423c35a) with (AES256-SHA256 encrypted) ESMTPS; Wed, 30 Sep 2015 10:05:17 +0000 Received: from BY2PR12CA0014.namprd12.prod.outlook.com (10.160.121.24) by BY2PR12MB0709.namprd12.prod.outlook.com (10.163.113.19) with Microsoft SMTP Server (TLS) id 15.1.280.20; Wed, 30 Sep 2015 10:05:12 +0000 Received: from DM3NAM03FT003.eop-NAM03.prod.protection.outlook.com (2a01:111:f400:7e49::204) by BY2PR12CA0014.outlook.office365.com (2a01:111:e400:2c84::24) with Microsoft SMTP Server (TLS) id 15.1.280.20 via Frontend Transport; Wed, 30 Sep 2015 10:05:12 +0000 Authentication-Results: spf=none (sender IP is 165.204.84.221) smtp.mailfrom=amd.com; gcc.gnu.org; dkim=none (message not signed) header.d=none; gcc.gnu.org; dmarc=permerror action=none header.from=amd.com; Received-SPF: None (protection.outlook.com: amd.com does not designate permitted sender hosts) Received: from atltwp01.amd.com (165.204.84.221) by DM3NAM03FT003.mail.protection.outlook.com (10.152.82.87) with Microsoft SMTP Server id 15.1.286.14 via Frontend Transport; Wed, 30 Sep 2015 10:05:11 +0000 X-M-MSG: Received: from satlvexedge02.amd.com (satlvexedge02.amd.com [10.177.96.29]) (using TLSv1 with cipher AES128-SHA (128/128 bits)) (No client certificate requested) by atltwp01.amd.com (Axway MailGate 5.3.1) with ESMTPS id 29A06CAE627; Wed, 30 Sep 2015 06:05:09 -0400 (EDT) Received: from SATLEXCHOV02.amd.com (10.181.40.72) by SATLVEXEDGE02.amd.com (10.177.96.29) with Microsoft SMTP Server (TLS) id 14.3.195.1; Wed, 30 Sep 2015 05:05:32 -0500 Received: from SATLEXDAG06.amd.com ([fe80::1557:d877:7f65:c17]) by SATLEXCHOV02.amd.com ([::1]) with mapi id 14.03.0123.003; Wed, 30 Sep 2015 05:05:09 -0500 From: "Kumar, Venkataramanan" To: "gcc-patches@gcc.gnu.org" , "Uros Bizjak (ubizjak@gmail.com)" Subject: [Patch] [x86_64] znver1 enablement Date: Wed, 30 Sep 2015 10:05:10 +0000 Message-ID: <7794A52CE4D579448B959EED7DD0A4723DD5F914@satlexdag06.amd.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-Forefront-Antispam-Report: CIP:165.204.84.221; CTRY:US; IPV:NLI; EFV:NLI; SFV:NSPM; SFS:(10009020)(6009001)(2980300002)(428002)(199003)(54534003)(189002)(53416004)(92566002)(87936001)(99936001)(50986999)(107886002)(64706001)(54356999)(19580395003)(5250100002)(4610100001)(84326002)(46102003)(5890100001)(5008740100001)(101416001)(55846006)(5260100001)(2501003)(5001860100001)(5001770100001)(86362001)(5001830100001)(568964001)(33656002)(5003600100002)(2900100001)(105586002)(512954002)(68736005)(189998001)(62966003)(4001540100001)(5004730100002)(106466001)(2930100002)(2920100001)(229853001)(11100500001)(21480400002)(5007970100001)(77156002)(15975445007)(97736004)(102836002); DIR:OUT; SFP:1101; SCL:1; SRVR:BY2PR12MB0709; H:atltwp01.amd.com; FPR:; SPF:None; PTR:InfoDomainNonexistent; A:1; MX:1; LANG:en; X-Microsoft-Exchange-Diagnostics: 1; BY2PR12MB0709; 2:0vDEU1GYAoTp9WRtqk4Q63XFB6cJVxdbo0LFS9JgbI9j4VVd8k7EWafuEjiRTlvXfMWYjz24QWTnylGzWJwPLXTFDDlsqkhT+C3EyZLXOj6RQGg1jTJLH9emmryXRB1XE1xewtw58fKYwNdqxT8CBoutDbwCL4c0HU0AY9jDxUs=; 3:DXTFfKG0A63igXBseFN4sGYby0ZMbtA6hW83KtcSfPlHuJZALo9Ti8vaA4upJyKWQMyEHoqY1oADt+PRLYYFg1/z9uwHTgRHLwBLulHhSSr0fQ3X2o7DyWm22nYqdu6OL4EmYCH3BfsmcR2L6d7d525Rd5NzeSJat5ArvaqYowH/Z5nHBVh6RxE+2K63BfZzFNvDaiTkSxI2QXbTRHE+fWGWMstcIm1IBV2uySew5Sa7xhCOiLISZVz+3S+BxU2P; 25:rJQx1YK44ZOaCXZWTb6BWiiLkrAJRaLSPl9Lz4rQrFq3qHGFG4aCc06RCx9vhkNXgnOE7v5DgwWRUINdTl2r0Yu6CNeGfc91KsrRz5JWp3kqKRdrVZQRzxfleRRZYZtrp+aAsc2QCTPOECvW45jt+8ti7UPUCMpit6LOBaUYJfSTSUPr1kRV6YCUb9q3wgTTsZi2QZRZBlI48MLMyUrvQs7YwZbvK6IHKxV9dHwsX/+u63c1DG71GzYzNkbrIRAXB/YubFKKGU6gAAK0qz8vEA== X-Microsoft-Antispam: UriScan:;BCL:0;PCL:0;RULEID:;SRVR:BY2PR12MB0709; X-Microsoft-Exchange-Diagnostics: 1; BY2PR12MB0709; 20:PCZwLMIy9cNiRYT8BBciZiBUZd7Y7KvxHV2+Ai7iKMxUC+KNtrX1hFZzYICIwG0PgdQNz70IP0I53R6rPYP6CURcN4eVzv5mEMZSzPm3WBF9s1nzRuVFITiSwroxRYVX97kvx755Aw2bt23fUFN6nBgkQLMmapeAG3LJSAbb9//UQFreHp+a08tTEcP/L6X9WXr5CbplSjaYaLVYPe2gwjDoLIy+bvtFTzxOVcy9q4wqlCxiRnRM33cTxHlIml2iQguDEK3yCtJYpz68J7PaKDm5Kmw0dJcbX6q4iqHoTkH6vPACA25oVFqq0IyTnUoUMr2dbk7dWwNCzg/q5OHrxBreA+Gy6DlpzcKsxsfFsgQ2/77UnZG7TBSR4DvEOwvbp4/ObSWQcEbz59EXGUkxyZsnWJQq/5SZ3fnN72kO3Fbnu8QyubRp+GEnvgyQFAUrmgdmi11PgF71iYOGqB0J+4tQgAKPFcdavkNV0dlPteaScY1hTrF3ZiyrjSuAHt0i; 4:yI80pYMCUzrKAwj9nYa8+rcEVfFmBnSowZlRQ95qHD8tvCQsA5xaMxnREBI229rMNsI7Qu58EeItWYDhvx80ymi//l5Eb0n7JBEouFMAwEfpmJwIVjMwxoEy2jh/dEMmxF7okGXdU+6bNTB7/DMG8sV7MzpVdHlY393dTtOYcTIEh0qUIswnyKLwYJITsUBClzHcc4Sz1Up/VzwqzPAPlPMlxrJOfgh374/jCl/TBfERsaq1gz27ygsOuHXKLZgf3Wk+5B+Ic8JBbByFliVa/+s3sYAKqGagLSU404sUjbQHmdQZZE14HsDOMXDz4iZIzNpl9/vnQEoekzYfu9B22FpvnHVwALlIVKhYa6e5sRs= X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:; X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(601004)(2401047)(520078)(8121501046)(5005006)(3002001); SRVR:BY2PR12MB0709; BCL:0; PCL:0; RULEID:; SRVR:BY2PR12MB0709; X-Forefront-PRVS: 071518EF63 X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1; BY2PR12MB0709; 23:YKp82fhJLMkZ30JQyIry7iZUL9kv6q0EsfVYBsjq0?= =?us-ascii?Q?QRMzAQfbcKq24BDnE1b6V4zgX0UpzdXVlJMBelsiBGbZ245myent/v0aC5Xs?= =?us-ascii?Q?0B3xdQJOYYBTKAt5YXkFl1dP80NbYAjBpoMrFQc3jmnWsYmoPTdEngVDA/MX?= =?us-ascii?Q?Gxkdvk20nSPYu5BriYjQIiZoa7kN0ZKQrzw+lX08wyr86tg/FXvDiccYcdlm?= =?us-ascii?Q?z13YqTBcx4kcEzgud38lBduMmEs4jjlKaFC1MsctUj9RHqU8yXcHrFnVYdZb?= =?us-ascii?Q?5eXw49vjLn1/2Q+cZaUjtqDbZ4QTw2/1tti+EKbMNvlzlubnDXd1lPK7iC2B?= =?us-ascii?Q?F66ndTFMRMWuDt4IDBr+W0S1kIpF1UgjjZRndomLQin4ywj1GS8NgXx6eXaB?= =?us-ascii?Q?EjYOoX/7IUcyc9ZUbsZ8u27DMWfhUjXPUG0w4Tir7VUBe20McDmf5yJQyFZ0?= =?us-ascii?Q?82w5BpgVusg/tc3NBBio/iu8b5uu+GiLWdSzoV9lgNINeDKEFCAXYfm48VXJ?= =?us-ascii?Q?XGJDNitz2GgvKPk9JVyCMrrRdUTrcJVwme79hUTR8jlhukqGqWGrWlxB9qAC?= =?us-ascii?Q?ZY1vD5olvTyW44b2nnh35pmIMmolrPV1+7F7/+OvEh+u6SurA5XsFsi7m9R1?= =?us-ascii?Q?ptjZEW2Y3LUi/8pqKDR6/DxXCGcKaMkNyuxtSHLLwBETCoZYCSZPqFqCrpZp?= =?us-ascii?Q?bPYTUBes2nPIGQA4TTU6bUM0dwy8BNt5FO/EEk+SsDUy/vMSTv+JQ0F/vefP?= =?us-ascii?Q?41ujN1r1JTQBALonfXfMb5U82lL9XItzx084t3RMPhDy+iryd61DB9RlTBFM?= =?us-ascii?Q?+N72rbty57VzOsrgmT8AgmLXcFBfcfd5cHMURpEnrMI05o6Z1FDt9+nteAXa?= =?us-ascii?Q?qQCCix7tbWnyQT5Dm8eP67TW6wUs2PBbkB4n8eqf6QnkSXfVxVzb9cFh6Vv3?= =?us-ascii?Q?3m6yJb2k3H1R2Ee3QV91FtBGqSsFim1lsCwld9JHqptGHmx6qxLg3xTRyFV1?= =?us-ascii?Q?ABbWOEiOpnBXm4tafxoXrAEWwHplk5hx995UKIMNcNebT1VM1XmmiroGTgIk?= =?us-ascii?Q?JeKLH66mOnaRi8Ouvyt315w20ZXQoquwtZuknK2F29GFFWirLx9n3dqiyq5b?= =?us-ascii?Q?x7aFlL94y9n2Tv2JP5aQY1KuDlGT0suxM2c312uwSsirYxsjaPFXXilqg6eN?= =?us-ascii?Q?4QNDH+xOXR4rpN2nWIrp0mPbdC4kKAGJH45bcvbHRmXlCVre40udX3hW+MhY?= =?us-ascii?Q?k4dX0ipkp0fx9Y0vKBVBza0hPWSDhhwBhM3D7v41AGbIcRbAz1hBfSDiJlc0?= =?us-ascii?Q?TTM47C3pRrhI89wrTUiASyjNM9BacJey3e7NdrjlDEoOme/4Z3BCWqNG/dsy?= =?us-ascii?Q?KoDLPU1L0N5rlFxLyYMtJQ6LsZnvCClgYu9r2eH3atcn41X?= X-Microsoft-Exchange-Diagnostics: 1; BY2PR12MB0709; 5:3YJ2Xjz0zcUq9VG/F7WNcA2ZeBbnEIEXQbrkL3QzyFwf8OD8W7GqG2u8jDo2Vo3It7zY5CSlpcmTZr3Lqpb9d+lNMl12k/q2L0QxaWXK8r/u3teTkoCnPBD+EVs6UVhTrIjICdfB9+U8vb211IGqxQ==; 24:X+MXd/8UK17zI2TmlYGvomY+Fc1Xg1QfqFvhCg750RDj5/M571FfRUfOqsSrNh1R0NNdt/RPCm5hlUkf/vzUoAU/Ch4JMvc6bzdNVZJPUeY=; 20:+UtFMqFqEW6enH22PNcWTQmqxFqs24NgIVGKQR6pi1fgekQixAz14kXNB44yEBAukgb/+81D1SzChd8HnF1iFA== SpamDiagnosticOutput: 1:23 SpamDiagnosticMetadata: NSPM X-OriginatorOrg: amd.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 30 Sep 2015 10:05:11.7272 (UTC) X-MS-Exchange-CrossTenant-Id: 3dd8961f-e488-4e60-8e11-a82d994e183d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=3dd8961f-e488-4e60-8e11-a82d994e183d; Ip=[165.204.84.221]; Helo=[atltwp01.amd.com] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BY2PR12MB0709 X-IsSubscribed: yes Hi Maintainers, The attached patch enables -march=znver1 (AMD family 17h Zen processor). Costs and tunings are copied from bdver4, but we will be adjusting them later for znver1. Also a basic scheduler description for znver1 is added and we will update this as we get more information. Testing : GCC bootstrap and gcc regression passes on x86_64-pc-linux-gnu. GCC bootstrap passed with "make BOOT_CFLAGS= -O2 -g -march=znver1 -mno-adx -mno-mwaitx -mno-clzero -mno-sha -mno-clflushopt -mno-rdseed" on x86_64-pc-linux-gnu . Built SPEC2006 benchmarks with -march=znver1 and ran it on bdver4 machine. Wrf and Calculix failed to compile but looks like a general register allocation issue not restricted to -march=znver1. https://gcc.gnu.org/bugzilla/show_bug.cgi?id=67717 ChangeLog: * config.gcc (i[34567]86-*-linux* | ...): Add znver1. (case ${target}): Add znver1. * config/i386/cpuid.h(bit_CLZERO): Define. * config/i386/driver-i386.c: (host_detect_local_cpu): Let -march=native recognize znver1 processors. * config/i386/i386-c.c (ix86_target_macros_internal): Add znver1, clzero def_and_undef. * config/i386/i386.c (struct processor_costs znver1_cost): New. (m_znver1): New definition. (m_AMD_MULTIPLE): Includes m_znver1. (processor_target_table): Add znver1 entry. (ix86_target_string) : Add clzero entry. (static const char *const cpu_names): Add znver1 entry. (ix86_option_override_internal): Add znver1 instruction sets. (PTA_CLZERO) : New definition. (ix86_option_override_internal): Handle new clzerooption. (ix86_issue_rate): Add znver1. (ix86_adjust_cost): Add znver1. (get_builtin_code_for_version): Set priority for PROCESSOR_ZNVER1. (ia32_multipass_dfa_lookahead): Add znver1. (enum processor_model): Add M_AMDFAM17H_znver1. (struct _arch_names_table): Add M_AMDFAM17H_znver1. (has_dispatch): Add znver1. * config/i386/i386.h (TARGET_znver1): New definition. (TARGET_CLZERO): Define. (TARGET_CLZERO_P): Define. (struct ix86_size_cost): Add TARGET_ZNVER1. (enum processor_type): Add PROCESSOR_znver1. * config/i386/i386.md (define_attr "cpu"): Add znver1. (set_attr znver1_decode): New definitions for znver1. * config/i386/i386.opt (flag_dispatch_scheduler): Add znver1. (mclzero): New. * config/i386/mmx.md (set_attr znver1_decode): New definitions for znver1. * config/i386/sse.md (set_attr znver1_decode): Likewise. * config/i386/x86-tune.def: Add znver1 tunings. * config/i386/znver1.md: Introduce znver1 cpu and include new md file. * gcc/doc/extend.texi: Add details about znver1. * gcc/doc/invoke.texi: Add details about znver1. Ok for trunk? Regards, Venkat. diff --git a/gcc/config.gcc b/gcc/config.gcc index 75807f5..a785a35 100644 --- a/gcc/config.gcc +++ b/gcc/config.gcc @@ -592,7 +592,7 @@ pentium4 pentium4m pentiumpro prescott iamcu" # 64-bit x86 processors supported by --with-arch=. Each processor # MUST be separated by exactly one space. x86_64_archs="amdfam10 athlon64 athlon64-sse3 barcelona bdver1 bdver2 \ -bdver3 bdver4 btver1 btver2 k8 k8-sse3 opteron opteron-sse3 nocona \ +bdver3 bdver4 btver1 btver2 k8 k8-sse3 opteron opteron-sse3 nocona znver1 \ core2 corei7 corei7-avx core-avx-i core-avx2 atom slm nehalem westmere \ sandybridge ivybridge haswell broadwell bonnell silvermont knl x86-64 \ native" @@ -3105,6 +3105,10 @@ case ${target} in ;; i686-*-* | i786-*-*) case ${target_noncanonical} in + znver1-*) + arch=znver1 + cpu=znver1 + ;; bdver4-*) arch=bdver4 cpu=bdver4 @@ -3218,6 +3222,10 @@ case ${target} in ;; x86_64-*-*) case ${target_noncanonical} in + znver1-*) + arch=znver1 + cpu=znver1 + ;; bdver4-*) arch=bdver4 cpu=bdver4 diff --git a/gcc/config/i386/cpuid.h b/gcc/config/i386/cpuid.h index f3ad4db..fccdf1f 100644 --- a/gcc/config/i386/cpuid.h +++ b/gcc/config/i386/cpuid.h @@ -65,6 +65,9 @@ #define bit_3DNOWP (1 << 30) #define bit_3DNOW (1 << 31) +/* %ebx. */ +#define bit_CLZERO (1 << 0) + /* Extended Features (%eax == 7) */ /* %ebx */ #define bit_FSGSBASE (1 << 0) diff --git a/gcc/config/i386/driver-i386.c b/gcc/config/i386/driver-i386.c index ec4cbec..8123793 100644 --- a/gcc/config/i386/driver-i386.c +++ b/gcc/config/i386/driver-i386.c @@ -414,6 +414,7 @@ const char *host_detect_local_cpu (int argc, const char **argv) unsigned int has_avx512dq = 0, has_avx512bw = 0, has_avx512vl = 0; unsigned int has_avx512vbmi = 0, has_avx512ifma = 0, has_clwb = 0; unsigned int has_pcommit = 0, has_mwaitx = 0; + unsigned int has_clzero = 0; bool arch; @@ -533,6 +534,9 @@ const char *host_detect_local_cpu (int argc, const char **argv) has_3dnowp = edx & bit_3DNOWP; has_3dnow = edx & bit_3DNOW; has_mwaitx = ecx & bit_MWAITX; + + __cpuid (0x80000008, eax, ebx, ecx, edx); + has_clzero = ebx & bit_CLZERO; } /* Get XCR_XFEATURE_ENABLED_MASK register with xgetbv. */ @@ -607,6 +611,8 @@ const char *host_detect_local_cpu (int argc, const char **argv) processor = PROCESSOR_GEODE; else if (has_movbe && family == 22) processor = PROCESSOR_BTVER2; + else if (has_clzero) + processor = PROCESSOR_ZNVER1; else if (has_avx2) processor = PROCESSOR_BDVER4; else if (has_xsaveopt) @@ -872,6 +878,9 @@ const char *host_detect_local_cpu (int argc, const char **argv) case PROCESSOR_BDVER4: cpu = "bdver4"; break; + case PROCESSOR_ZNVER1: + cpu = "znver1"; + break; case PROCESSOR_BTVER1: cpu = "btver1"; break; diff --git a/gcc/config/i386/i386-c.c b/gcc/config/i386/i386-c.c index 35cecd0..5eb066a 100644 --- a/gcc/config/i386/i386-c.c +++ b/gcc/config/i386/i386-c.c @@ -123,6 +123,10 @@ ix86_target_macros_internal (HOST_WIDE_INT isa_flag, def_or_undef (parse_in, "__bdver4"); def_or_undef (parse_in, "__bdver4__"); break; + case PROCESSOR_ZNVER1: + def_or_undef (parse_in, "__znver1"); + def_or_undef (parse_in, "__znver1__"); + break; case PROCESSOR_BTVER1: def_or_undef (parse_in, "__btver1"); def_or_undef (parse_in, "__btver1__"); @@ -248,6 +252,9 @@ ix86_target_macros_internal (HOST_WIDE_INT isa_flag, case PROCESSOR_BDVER4: def_or_undef (parse_in, "__tune_bdver4__"); break; + case PROCESSOR_ZNVER1: + def_or_undef (parse_in, "__tune_znver1__"); + break; case PROCESSOR_BTVER1: def_or_undef (parse_in, "__tune_btver1__"); break; @@ -417,6 +424,8 @@ ix86_target_macros_internal (HOST_WIDE_INT isa_flag, def_or_undef (parse_in, "__SSE2_MATH__"); if (isa_flag & OPTION_MASK_ISA_CLFLUSHOPT) def_or_undef (parse_in, "__CLFLUSHOPT__"); + if (isa_flag & OPTION_MASK_ISA_CLZERO) + def_or_undef (parse_in, "__CLZERO__"); if (isa_flag & OPTION_MASK_ISA_XSAVEC) def_or_undef (parse_in, "__XSAVEC__"); if (isa_flag & OPTION_MASK_ISA_XSAVES) diff --git a/gcc/config/i386/i386.c b/gcc/config/i386/i386.c index 00e7006..0a29194 100644 --- a/gcc/config/i386/i386.c +++ b/gcc/config/i386/i386.c @@ -1341,6 +1341,96 @@ struct processor_costs bdver4_cost = { 2, /* cond_not_taken_branch_cost. */ }; + +/* ZNVER1 has optimized REP instruction for medium sized blocks, but for + very small blocks it is better to use loop. For large blocks, libcall + can do nontemporary accesses and beat inline considerably. */ +static stringop_algs znver1_memcpy[2] = { + {libcall, {{6, loop, false}, {14, unrolled_loop, false}, + {-1, rep_prefix_4_byte, false}}}, + {libcall, {{16, loop, false}, {8192, rep_prefix_8_byte, false}, + {-1, libcall, false}}}}; +static stringop_algs znver1_memset[2] = { + {libcall, {{8, loop, false}, {24, unrolled_loop, false}, + {2048, rep_prefix_4_byte, false}, {-1, libcall, false}}}, + {libcall, {{48, unrolled_loop, false}, {8192, rep_prefix_8_byte, false}, + {-1, libcall, false}}}}; +struct processor_costs znver1_cost = { + COSTS_N_INSNS (1), /* cost of an add instruction. */ + COSTS_N_INSNS (1), /* cost of a lea instruction. */ + COSTS_N_INSNS (1), /* variable shift costs. */ + COSTS_N_INSNS (1), /* constant shift costs. */ + {COSTS_N_INSNS (4), /* cost of starting multiply for QI. */ + COSTS_N_INSNS (4), /* HI. */ + COSTS_N_INSNS (4), /* SI. */ + COSTS_N_INSNS (6), /* DI. */ + COSTS_N_INSNS (6)}, /* other. */ + 0, /* cost of multiply per each bit + set. */ + {COSTS_N_INSNS (19), /* cost of a divide/mod for QI. */ + COSTS_N_INSNS (35), /* HI. */ + COSTS_N_INSNS (51), /* SI. */ + COSTS_N_INSNS (83), /* DI. */ + COSTS_N_INSNS (83)}, /* other. */ + COSTS_N_INSNS (1), /* cost of movsx. */ + COSTS_N_INSNS (1), /* cost of movzx. */ + 8, /* "large" insn. */ + 9, /* MOVE_RATIO. */ + 4, /* cost for loading QImode using + movzbl. */ + {5, 5, 4}, /* cost of loading integer registers + in QImode, HImode and SImode. + Relative to reg-reg move (2). */ + {4, 4, 4}, /* cost of storing integer + registers. */ + 2, /* cost of reg,reg fld/fst. */ + {5, 5, 12}, /* cost of loading fp registers + in SFmode, DFmode and XFmode. */ + {4, 4, 8}, /* cost of storing fp registers + in SFmode, DFmode and XFmode. */ + 2, /* cost of moving MMX register. */ + {4, 4}, /* cost of loading MMX registers + in SImode and DImode. */ + {4, 4}, /* cost of storing MMX registers + in SImode and DImode. */ + 2, /* cost of moving SSE register. */ + {4, 4, 4}, /* cost of loading SSE registers + in SImode, DImode and TImode. */ + {4, 4, 4}, /* cost of storing SSE registers + in SImode, DImode and TImode. */ + 2, /* MMX or SSE register to integer. */ + 32, /* size of l1 cache. */ + 512, /* size of l2 cache. */ + 64, /* size of prefetch block. */ + /* New AMD processors never drop prefetches; if they cannot be performed + immediately, they are queued. We set number of simultaneous prefetches + to a large constant to reflect this (it probably is not a good idea not + to limit number of prefetches at all, as their execution also takes some + time). */ + 100, /* number of parallel prefetches. */ + 2, /* Branch cost. */ + COSTS_N_INSNS (6), /* cost of FADD and FSUB insns. */ + COSTS_N_INSNS (6), /* cost of FMUL instruction. */ + COSTS_N_INSNS (42), /* cost of FDIV instruction. */ + COSTS_N_INSNS (2), /* cost of FABS instruction. */ + COSTS_N_INSNS (2), /* cost of FCHS instruction. */ + COSTS_N_INSNS (52), /* cost of FSQRT instruction. */ + + znver1_memcpy, + znver1_memset, + 6, /* scalar_stmt_cost. */ + 4, /* scalar load_cost. */ + 4, /* scalar_store_cost. */ + 6, /* vec_stmt_cost. */ + 0, /* vec_to_scalar_cost. */ + 2, /* scalar_to_vec_cost. */ + 4, /* vec_align_load_cost. */ + 4, /* vec_unalign_load_cost. */ + 4, /* vec_store_cost. */ + 4, /* cond_taken_branch_cost. */ + 2, /* cond_not_taken_branch_cost. */ +}; + /* BTVER1 has optimized REP instruction for medium sized blocks, but for very small blocks it is better to use loop. For large blocks, libcall can do nontemporary accesses and beat inline considerably. */ @@ -2111,11 +2201,13 @@ const struct processor_costs *ix86_cost = &pentium_cost; #define m_BDVER2 (1<x_ix86_isa_flags_explicit & OPTION_MASK_ISA_CLFLUSHOPT)) opts->x_ix86_isa_flags |= OPTION_MASK_ISA_CLFLUSHOPT; + if (processor_alias_table[i].flags & PTA_CLZERO + && !(opts->x_ix86_isa_flags_explicit & OPTION_MASK_ISA_CLZERO)) + opts->x_ix86_isa_flags |= OPTION_MASK_ISA_CLZERO; if (processor_alias_table[i].flags & PTA_XSAVEC && !(opts->x_ix86_isa_flags_explicit & OPTION_MASK_ISA_XSAVEC)) opts->x_ix86_isa_flags |= OPTION_MASK_ISA_XSAVEC; @@ -26213,6 +26320,7 @@ ix86_issue_rate (void) case PROCESSOR_BDVER2: case PROCESSOR_BDVER3: case PROCESSOR_BDVER4: + case PROCESSOR_ZNVER1: case PROCESSOR_CORE2: case PROCESSOR_NEHALEM: case PROCESSOR_SANDYBRIDGE: @@ -26473,6 +26581,7 @@ ix86_adjust_cost (rtx_insn *insn, rtx link, rtx_insn *dep_insn, int cost) case PROCESSOR_BDVER2: case PROCESSOR_BDVER3: case PROCESSOR_BDVER4: + case PROCESSOR_ZNVER1: case PROCESSOR_BTVER1: case PROCESSOR_BTVER2: case PROCESSOR_GENERIC: @@ -34753,9 +34862,13 @@ get_builtin_code_for_version (tree decl, tree *predicate_list) arg_str = "bdver4"; priority = P_PROC_AVX2; break; - } - } - + case PROCESSOR_ZNVER1: + arg_str = "znver1"; + priority = P_PROC_AVX2; + break; + } + } + cl_target_option_restore (&global_options, &cur_target); if (predicate_list && arg_str == NULL) @@ -35655,6 +35768,7 @@ fold_builtin_cpu (tree fndecl, tree *args) M_AMDFAM15H_BDVER2, M_AMDFAM15H_BDVER3, M_AMDFAM15H_BDVER4, + M_AMDFAM17H_ZNVER1, M_INTEL_COREI7_IVYBRIDGE, M_INTEL_COREI7_HASWELL, M_INTEL_COREI7_BROADWELL, @@ -35694,7 +35808,8 @@ fold_builtin_cpu (tree fndecl, tree *args) {"bdver2", M_AMDFAM15H_BDVER2}, {"bdver3", M_AMDFAM15H_BDVER3}, {"bdver4", M_AMDFAM15H_BDVER4}, - {"btver2", M_AMD_BTVER2}, + {"btver2", M_AMD_BTVER2}, + {"znver1", M_AMDFAM17H_ZNVER1}, }; static struct _isa_names_table @@ -51680,8 +51795,8 @@ do_dispatch (rtx_insn *insn, int mode) static bool has_dispatch (rtx_insn *insn, int action) { - if ((TARGET_BDVER1 || TARGET_BDVER2 || TARGET_BDVER3 || TARGET_BDVER4) - && flag_dispatch_scheduler) + if ((TARGET_BDVER1 || TARGET_BDVER2 || TARGET_BDVER3 + || TARGET_BDVER4 || TARGET_ZNVER1) && flag_dispatch_scheduler) switch (action) { default: diff --git a/gcc/config/i386/i386.h b/gcc/config/i386/i386.h index 7bd23ec..038f7fd 100644 --- a/gcc/config/i386/i386.h +++ b/gcc/config/i386/i386.h @@ -116,6 +116,8 @@ see the files COPYING3 and COPYING.RUNTIME respectively. If not, see #define TARGET_SHA_P(x) TARGET_ISA_SHA_P(x) #define TARGET_CLFLUSHOPT TARGET_ISA_CLFLUSHOPT #define TARGET_CLFLUSHOPT_P(x) TARGET_ISA_CLFLUSHOPT_P(x) +#define TARGET_CLZERO TARGET_ISA_CLZERO +#define TARGET_CLZERO_P(x) TARGET_ISA_CLZERO_P(x) #define TARGET_XSAVEC TARGET_ISA_XSAVEC #define TARGET_XSAVEC_P(x) TARGET_ISA_XSAVEC_P(x) #define TARGET_XSAVES TARGET_ISA_XSAVES @@ -349,6 +351,7 @@ extern const struct processor_costs ix86_size_cost; #define TARGET_BDVER4 (ix86_tune == PROCESSOR_BDVER4) #define TARGET_BTVER1 (ix86_tune == PROCESSOR_BTVER1) #define TARGET_BTVER2 (ix86_tune == PROCESSOR_BTVER2) +#define TARGET_ZNVER1 (ix86_tune == PROCESSOR_ZNVER1) /* Feature tests against the various tunings. */ enum ix86_tune_indices { @@ -2302,6 +2305,7 @@ enum processor_type PROCESSOR_BDVER4, PROCESSOR_BTVER1, PROCESSOR_BTVER2, + PROCESSOR_ZNVER1, PROCESSOR_max }; diff --git a/gcc/config/i386/i386.md b/gcc/config/i386/i386.md index 7808705..7e97489 100644 --- a/gcc/config/i386/i386.md +++ b/gcc/config/i386/i386.md @@ -408,7 +408,7 @@ ;; Processor type. (define_attr "cpu" "none,pentium,pentiumpro,geode,k6,athlon,k8,core2,nehalem, atom,slm,haswell,generic,amdfam10,bdver1,bdver2,bdver3, - bdver4,btver2" + bdver4,btver2,znver1" (const (symbol_ref "ix86_schedule"))) ;; A basic instruction type. Refinements due to arguments to be @@ -1162,6 +1162,7 @@ (include "bdver1.md") (include "bdver3.md") (include "btver2.md") +(include "znver1.md") (include "geode.md") (include "atom.md") (include "slm.md") @@ -1665,6 +1666,7 @@ (set_attr "athlon_decode" "vector") (set_attr "amdfam10_decode" "direct") (set_attr "bdver1_decode" "double") + (set_attr "znver1_decode" "double") (set (attr "enabled") (cond [(eq_attr "alternative" "0") (symbol_ref "TARGET_MIX_SSE_I387") @@ -1684,7 +1686,8 @@ (set_attr "mode" "") (set_attr "athlon_decode" "vector") (set_attr "amdfam10_decode" "direct") - (set_attr "bdver1_decode" "double")]) + (set_attr "bdver1_decode" "double") + (set_attr "znver1_decode" "double")]) ;; Push/pop instructions. @@ -3975,6 +3978,10 @@ (eq_attr "alternative" "0")) (const_string "0") (const_string "1"))) + (set (attr "znver1_decode") + (if_then_else (eq_attr "prefix_0f" "0") + (const_string "double") + (const_string "direct"))) (set (attr "modrm") (if_then_else (eq_attr "prefix_0f" "0") (const_string "0") @@ -4926,6 +4933,7 @@ "fild%Z1\t%1" [(set_attr "type" "fmov") (set_attr "mode" "") + (set_attr "znver1_decode" "double") (set_attr "fp_int_src" "true")]) (define_insn "floatxf2" @@ -4935,6 +4943,7 @@ "fild%Z1\t%1" [(set_attr "type" "fmov") (set_attr "mode" "XF") + (set_attr "znver1_decode" "double") (set_attr "fp_int_src" "true")]) (define_expand "float2" @@ -4984,6 +4993,7 @@ (set_attr "athlon_decode" "*,double,direct") (set_attr "amdfam10_decode" "*,vector,double") (set_attr "bdver1_decode" "*,double,direct") + (set_attr "znver1_decode" "double,*,*") (set_attr "fp_int_src" "true") (set (attr "enabled") (cond [(eq_attr "alternative" "0") @@ -5004,6 +5014,7 @@ "fild%Z1\t%1" [(set_attr "type" "fmov") (set_attr "mode" "") + (set_attr "znver1_decode" "double") (set_attr "fp_int_src" "true")]) ;; Try TARGET_USE_VECTOR_CONVERTS, but not so hard as to require extra memory @@ -10729,6 +10740,7 @@ "bts{q}\t{%1, %0|%0, %1}" [(set_attr "type" "alu1") (set_attr "prefix_0f" "1") + (set_attr "znver1_decode" "double") (set_attr "mode" "DI")]) (define_insn "*btrq" @@ -10741,6 +10753,7 @@ "btr{q}\t{%1, %0|%0, %1}" [(set_attr "type" "alu1") (set_attr "prefix_0f" "1") + (set_attr "znver1_decode" "double") (set_attr "mode" "DI")]) (define_insn "*btcq" @@ -10753,6 +10766,7 @@ "btc{q}\t{%1, %0|%0, %1}" [(set_attr "type" "alu1") (set_attr "prefix_0f" "1") + (set_attr "znver1_decode" "double") (set_attr "mode" "DI")]) ;; Allow Nocona to avoid these instructions if a register is available. @@ -12432,6 +12446,7 @@ [(set_attr "type" "alu1") (set_attr "prefix_0f" "1") (set_attr "btver2_decode" "double") + (set_attr "znver1_decode" "vector") (set_attr "mode" "")]) (define_expand "ctz2" @@ -12910,6 +12925,7 @@ "bsr{q}\t{%1, %0|%0, %1}" [(set_attr "type" "alu1") (set_attr "prefix_0f" "1") + (set_attr "znver1_decode" "vector") (set_attr "mode" "DI")]) (define_insn "bsr" @@ -12921,6 +12937,7 @@ "bsr{l}\t{%1, %0|%0, %1}" [(set_attr "type" "alu1") (set_attr "prefix_0f" "1") + (set_attr "znver1_decode" "vector") (set_attr "mode" "SI")]) (define_insn "*bsrhi" @@ -12932,6 +12949,7 @@ "bsr{w}\t{%1, %0|%0, %1}" [(set_attr "type" "alu1") (set_attr "prefix_0f" "1") + (set_attr "znver1_decode" "vector") (set_attr "mode" "HI")]) (define_expand "popcount2" @@ -14083,6 +14101,7 @@ && flag_finite_math_only" "fprem" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "fmodxf3" @@ -14157,6 +14176,7 @@ && flag_finite_math_only" "fprem1" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "remainderxf3" @@ -14233,6 +14253,7 @@ && flag_unsafe_math_optimizations" "f" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_insn "*_extendxf2_i387" @@ -14246,6 +14267,7 @@ && flag_unsafe_math_optimizations" "f" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) ;; When sincos pattern is defined, sin and cos builtin functions will be @@ -14264,6 +14286,7 @@ && flag_unsafe_math_optimizations" "fsincos" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_split @@ -14299,6 +14322,7 @@ && flag_unsafe_math_optimizations" "fsincos" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_split @@ -14354,6 +14378,7 @@ && standard_80387_constant_p (operands[3]) == 2" "fptan" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_insn "fptan_extendxf4_i387" @@ -14370,6 +14395,7 @@ && standard_80387_constant_p (operands[3]) == 2" "fptan" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "tanxf2" @@ -14414,6 +14440,7 @@ && flag_unsafe_math_optimizations" "fpatan" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_insn "fpatan_extendxf3_i387" @@ -14430,6 +14457,7 @@ && flag_unsafe_math_optimizations" "fpatan" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "atan2xf3" @@ -14586,6 +14614,7 @@ && flag_unsafe_math_optimizations" "fyl2x" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_insn "fyl2x_extendxf3_i387" @@ -14601,6 +14630,7 @@ && flag_unsafe_math_optimizations" "fyl2x" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "logxf2" @@ -14703,6 +14733,7 @@ && flag_unsafe_math_optimizations" "fyl2xp1" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_insn "fyl2xp1_extendxf3_i387" @@ -14718,6 +14749,7 @@ && flag_unsafe_math_optimizations" "fyl2xp1" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "log1pxf2" @@ -14765,6 +14797,7 @@ && flag_unsafe_math_optimizations" "fxtract" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_insn "fxtract_extendxf3_i387" @@ -14780,6 +14813,7 @@ && flag_unsafe_math_optimizations" "fxtract" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "logbxf2" @@ -14856,6 +14890,7 @@ && flag_unsafe_math_optimizations" "f2xm1" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_insn "fscalexf4_i387" @@ -14870,6 +14905,7 @@ && flag_unsafe_math_optimizations" "fscale" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "expNcorexf3" @@ -15213,6 +15249,7 @@ && flag_unsafe_math_optimizations" "frndint" [(set_attr "type" "fpspc") + (set_attr "znver1_decode" "vector") (set_attr "mode" "XF")]) (define_expand "rint2" diff --git a/gcc/config/i386/i386.opt b/gcc/config/i386/i386.opt index 042f3c1..c8824e7 100644 --- a/gcc/config/i386/i386.opt +++ b/gcc/config/i386/i386.opt @@ -569,8 +569,8 @@ the function. mdispatch-scheduler Target RejectNegative Var(flag_dispatch_scheduler) -Do dispatch scheduling if processor is bdver1 or bdver2 or bdver3 or bdver4 and Haifa scheduling -is selected. +Do dispatch scheduling if processor is bdver1 or bdver2 or bdver3 or bdver4 +or znver1 and Haifa scheduling is selected. mprefer-avx128 Target Report Mask(PREFER_AVX128) SAVE @@ -746,6 +746,10 @@ mclflushopt Target Report Mask(ISA_CLFLUSHOPT) Var(ix86_isa_flags) Save Support CLFLUSHOPT instructions +mclzero +Target Report Mask(ISA_CLZERO) Var(ix86_isa_flags) Save +Support CLZERO instructions + mclwb Target Report Mask(ISA_CLWB) Var(ix86_isa_flags) Save Support CLWB instruction diff --git a/gcc/config/i386/mmx.md b/gcc/config/i386/mmx.md index 7b7eb2f..673ed7a 100644 --- a/gcc/config/i386/mmx.md +++ b/gcc/config/i386/mmx.md @@ -1546,6 +1546,7 @@ ;; @@@ check ordering of operands in intel/nonintel syntax "maskmovq\t{%2, %1|%1, %2}" [(set_attr "type" "mmxcvt") + (set_attr "znver1_decode" "vector") (set_attr "mode" "DI")]) (define_expand "mmx_emms" diff --git a/gcc/config/i386/sse.md b/gcc/config/i386/sse.md index 4535570..3358dfc 100644 --- a/gcc/config/i386/sse.md +++ b/gcc/config/i386/sse.md @@ -4013,6 +4013,7 @@ (set_attr "amdfam10_decode" "vector,double,*") (set_attr "bdver1_decode" "double,direct,*") (set_attr "btver2_decode" "double,double,double") + (set_attr "znver1_decode" "double,double,double") (set_attr "prefix" "orig,orig,maybe_evex") (set_attr "mode" "SF")]) @@ -4405,6 +4406,7 @@ (set_attr "amdfam10_decode" "vector,double,*") (set_attr "bdver1_decode" "double,direct,*") (set_attr "btver2_decode" "double,double,double") + (set_attr "znver1_decode" "double,double,double") (set_attr "prefix" "orig,orig,maybe_evex") (set_attr "mode" "DF")]) @@ -13323,6 +13325,7 @@ (set (attr "length_vex") (symbol_ref ("3 + REX_SSE_REGNO_P (REGNO (operands[2]))"))) (set_attr "prefix" "maybe_vex") + (set_attr "znver1_decode" "vector") (set_attr "mode" "TI")]) (define_insn "sse_ldmxcsr" @@ -14260,6 +14263,7 @@ (set_attr "prefix_extra" "1") (set_attr "prefix" "orig,orig,vex") (set_attr "btver2_decode" "vector,vector,vector") + (set_attr "znver1_decode" "vector,vector,vector") (set_attr "mode" "")]) ;; Mode attribute used by `vmovntdqa' pattern @@ -14295,6 +14299,7 @@ (set_attr "prefix_extra" "1") (set_attr "prefix" "orig,orig,vex") (set_attr "btver2_decode" "vector,vector,vector") + (set_attr "znver1_decode" "vector,vector,vector") (set_attr "mode" "")]) (define_insn "_packusdw" diff --git a/gcc/config/i386/x86-tune.def b/gcc/config/i386/x86-tune.def index 42a560b..861aeb9 100644 --- a/gcc/config/i386/x86-tune.def +++ b/gcc/config/i386/x86-tune.def @@ -59,7 +59,7 @@ DEF_TUNE (X86_TUNE_PARTIAL_REG_DEPENDENCY, "partial_reg_dependency", that can be partly masked by careful scheduling of moves. */ DEF_TUNE (X86_TUNE_SSE_PARTIAL_REG_DEPENDENCY, "sse_partial_reg_dependency", m_PPRO | m_P4_NOCONA | m_CORE_ALL | m_BONNELL | m_AMDFAM10 - | m_BDVER | m_GENERIC) + | m_BDVER | m_GENERIC | m_ZNVER1) /* X86_TUNE_SSE_SPLIT_REGS: Set for machines where the type and dependencies are resolved on SSE register parts instead of whole registers, so we may @@ -97,19 +97,19 @@ DEF_TUNE (X86_TUNE_MEMORY_MISMATCH_STALL, "memory_mismatch_stall", conditional jump instruction for 32 bit TARGET. FIXME: revisit for generic. */ DEF_TUNE (X86_TUNE_FUSE_CMP_AND_BRANCH_32, "fuse_cmp_and_branch_32", - m_CORE_ALL | m_BDVER) + m_CORE_ALL | m_BDVER | m_ZNVER1) /* X86_TUNE_FUSE_CMP_AND_BRANCH_64: Fuse compare with a subsequent conditional jump instruction for TARGET_64BIT. FIXME: revisit for generic. */ DEF_TUNE (X86_TUNE_FUSE_CMP_AND_BRANCH_64, "fuse_cmp_and_branch_64", - m_NEHALEM | m_SANDYBRIDGE | m_HASWELL | m_BDVER) + m_NEHALEM | m_SANDYBRIDGE | m_HASWELL | m_BDVER | m_ZNVER1) /* X86_TUNE_FUSE_CMP_AND_BRANCH_SOFLAGS: Fuse compare with a subsequent conditional jump instruction when the condition jump check sign flag (SF) or overflow flag (OF). */ DEF_TUNE (X86_TUNE_FUSE_CMP_AND_BRANCH_SOFLAGS, "fuse_cmp_and_branch_soflags", - m_NEHALEM | m_SANDYBRIDGE | m_HASWELL | m_BDVER) + m_NEHALEM | m_SANDYBRIDGE | m_HASWELL | m_BDVER | m_ZNVER1) /* X86_TUNE_FUSE_ALU_AND_BRANCH: Fuse alu with a subsequent conditional jump instruction when the alu instruction produces the CCFLAG consumed by @@ -126,7 +126,7 @@ DEF_TUNE (X86_TUNE_REASSOC_INT_TO_PARALLEL, "reassoc_int_to_parallel", during reassociation of fp computation. */ DEF_TUNE (X86_TUNE_REASSOC_FP_TO_PARALLEL, "reassoc_fp_to_parallel", m_BONNELL | m_SILVERMONT | m_HASWELL | m_KNL |m_INTEL | m_BDVER1 - | m_BDVER2 | m_GENERIC) + | m_BDVER2 | m_ZNVER1 | m_GENERIC) /*****************************************************************************/ /* Function prologue, epilogue and function calling sequences. */ @@ -282,7 +282,7 @@ DEF_TUNE (X86_TUNE_MISALIGNED_MOVE_STRING_PRO_EPILOGUES, DEF_TUNE (X86_TUNE_USE_SAHF, "use_sahf", m_PPRO | m_P4_NOCONA | m_CORE_ALL | m_BONNELL | m_SILVERMONT | m_KNL | m_INTEL | m_K6_GEODE | m_K8 | m_AMDFAM10 | m_BDVER - | m_BTVER | m_GENERIC) + | m_BTVER | m_GENERIC | m_ZNVER1) /* X86_TUNE_USE_CLTD: Controls use of CLTD and CTQO instructions. */ DEF_TUNE (X86_TUNE_USE_CLTD, "use_cltd", @@ -335,18 +335,18 @@ DEF_TUNE (X86_TUNE_GENERAL_REGS_SSE_SPILL, "general_regs_sse_spill", of a sequence loading registers by parts. */ DEF_TUNE (X86_TUNE_SSE_UNALIGNED_LOAD_OPTIMAL, "sse_unaligned_load_optimal", m_NEHALEM | m_SANDYBRIDGE | m_HASWELL | m_AMDFAM10 | m_BDVER - | m_BTVER | m_SILVERMONT | m_KNL | m_INTEL | m_GENERIC) + | m_BTVER | m_SILVERMONT | m_KNL | m_INTEL | m_GENERIC | m_ZNVER1) /* X86_TUNE_SSE_UNALIGNED_STORE_OPTIMAL: Use movups for misaligned stores instead of a sequence loading registers by parts. */ DEF_TUNE (X86_TUNE_SSE_UNALIGNED_STORE_OPTIMAL, "sse_unaligned_store_optimal", m_NEHALEM | m_SANDYBRIDGE | m_HASWELL | m_BDVER | m_SILVERMONT - | m_KNL | m_INTEL | m_GENERIC) + | m_KNL | m_INTEL | m_GENERIC | m_ZNVER1) /* Use packed single precision instructions where posisble. I.e. movups instead of movupd. */ DEF_TUNE (X86_TUNE_SSE_PACKED_SINGLE_INSN_OPTIMAL, "sse_packed_single_insn_optimal", - m_BDVER) + m_BDVER | m_ZNVER1) /* X86_TUNE_SSE_TYPELESS_STORES: Always movaps/movups for 128bit stores. */ DEF_TUNE (X86_TUNE_SSE_TYPELESS_STORES, "sse_typeless_stores", @@ -355,7 +355,8 @@ DEF_TUNE (X86_TUNE_SSE_TYPELESS_STORES, "sse_typeless_stores", /* X86_TUNE_SSE_LOAD0_BY_PXOR: Always use pxor to load0 as opposed to xorps/xorpd and other variants. */ DEF_TUNE (X86_TUNE_SSE_LOAD0_BY_PXOR, "sse_load0_by_pxor", - m_PPRO | m_P4_NOCONA | m_CORE_ALL | m_BDVER | m_BTVER | m_GENERIC) + m_PPRO | m_P4_NOCONA | m_CORE_ALL | m_BDVER | m_BTVER | m_GENERIC + | m_ZNVER1) /* X86_TUNE_INTER_UNIT_MOVES_TO_VEC: Enable moves in from integer to SSE registers. If disabled, the moves will be done by storing @@ -415,11 +416,12 @@ DEF_TUNE (X86_TUNE_AVX256_UNALIGNED_LOAD_OPTIMAL, "256_unaligned_load_optimal", /* X86_TUNE_AVX256_UNALIGNED_STORE_OPTIMAL: if false, unaligned stores are split. */ DEF_TUNE (X86_TUNE_AVX256_UNALIGNED_STORE_OPTIMAL, "256_unaligned_store_optimal", - ~(m_NEHALEM | m_SANDYBRIDGE | m_BDVER | m_GENERIC)) + ~(m_NEHALEM | m_SANDYBRIDGE | m_BDVER | m_ZNVER1 | m_GENERIC)) /* X86_TUNE_AVX128_OPTIMAL: Enable 128-bit AVX instruction generation for the auto-vectorizer. */ -DEF_TUNE (X86_TUNE_AVX128_OPTIMAL, "avx128_optimal", m_BDVER | m_BTVER2) +DEF_TUNE (X86_TUNE_AVX128_OPTIMAL, "avx128_optimal", m_BDVER | m_BTVER2 + | m_ZNVER1) /*****************************************************************************/ /* Historical relics: tuning flags that helps a specific old CPU designs */ diff --git a/gcc/config/i386/znver1.md b/gcc/config/i386/znver1.md new file mode 100644 index 0000000..d239aa1 --- /dev/null +++ b/gcc/config/i386/znver1.md @@ -0,0 +1,973 @@ +;; Copyright (C) 2012-2015 Free Software Foundation, Inc. +;; +;; This file is part of GCC. +;; +;; GCC is free software; you can redistribute it and/or modify +;; it under the terms of the GNU General Public License as published by +;; the Free Software Foundation; either version 3, or (at your option) +;; any later version. +;; +;; GCC is distributed in the hope that it will be useful, +;; but WITHOUT ANY WARRANTY; without even the implied warranty of +;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the +;; GNU General Public License for more details. +;; +;; You should have received a copy of the GNU General Public License +;; along with GCC; see the file COPYING3. If not see +;; . +;; + +(define_attr "znver1_decode" "direct,vector,double" + (const_string "direct")) + +;; AMD znver1 Scheduling +;; Modeling automatons for zen decoders, integer execution pipes, +;; AGU pipes and floating point execution units. +(define_automaton "znver1, znver1_ieu, znver1_fp, znver1_agu") + +;; Decoders unit has 4 decoders and all of them can decode fast path +;; and vector type instructions. +(define_cpu_unit "znver1-decode0" "znver1") +(define_cpu_unit "znver1-decode1" "znver1") +(define_cpu_unit "znver1-decode2" "znver1") +(define_cpu_unit "znver1-decode3" "znver1") + +;; Currently blocking all decoders for vector path instructions as +;; they are dispatched separetely as microcode sequence. +;; Fix me: Need to revisit this. +(define_reservation "znver1-vector" "znver1-decode0+znver1-decode1+znver1-decode2+znver1-decode3") + +;; Direct instructions can be issued to any of the four decoders. +(define_reservation "znver1-direct" "znver1-decode0|znver1-decode1|znver1-decode2|znver1-decode3") + +;; Fix me: Need to revisit this later to simulate fast path double behaviour. +(define_reservation "znver1-double" "znver1-direct") + + +;; Integer unit 4 ALU pipes. +(define_cpu_unit "znver1-ieu0" "znver1_ieu") +(define_cpu_unit "znver1-ieu1" "znver1_ieu") +(define_cpu_unit "znver1-ieu2" "znver1_ieu") +(define_cpu_unit "znver1-ieu3" "znver1_ieu") +(define_reservation "znver1-ieu" "znver1-ieu0|znver1-ieu1|znver1-ieu2|znver1-ieu3") + +;; 2 AGU pipes. +(define_cpu_unit "znver1-agu0" "znver1_agu") +(define_cpu_unit "znver1-agu1" "znver1_agu") +(define_reservation "znver1-agu-reserve" "znver1-agu0|znver1-agu1") + +(define_reservation "znver1-load" "znver1-agu-reserve") +(define_reservation "znver1-store" "znver1-agu-reserve") + +;; vectorpath (microcoded) instructions are single issue instructions. +;; So, they occupy all the integer units. +(define_reservation "znver1-ivector" "znver1-ieu0+znver1-ieu1 + +znver1-ieu2+znver1-ieu3 + +znver1-agu0+znver1-agu1") + +;; Floating point unit 4 FP pipes. +(define_cpu_unit "znver1-fp0" "znver1_fp") +(define_cpu_unit "znver1-fp1" "znver1_fp") +(define_cpu_unit "znver1-fp2" "znver1_fp") +(define_cpu_unit "znver1-fp3" "znver1_fp") + +(define_reservation "znver1-fpu" "znver1-fp0|znver1-fp1|znver1-fp2|znver1-fp3") + +(define_reservation "znver1-fvector" "znver1-fp0+znver1-fp1 + +znver1-fp2+znver1-fp3 + +znver1-agu0+znver1-agu1") + +;; Call instruction +(define_insn_reservation "znver1_call" 1 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "call,callv")) + "znver1-double,znver1-store,znver1-ieu0|znver1-ieu3") + +;; General instructions +(define_insn_reservation "znver1_push" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "push") + (eq_attr "memory" "none,unknown"))) + "znver1-direct,znver1-store") + +(define_insn_reservation "znver1_push_store" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "push") + (eq_attr "memory" "store"))) + "znver1-direct,znver1-store") + +(define_insn_reservation "znver1_push_both" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "push") + (eq_attr "memory" "both"))) + "znver1-direct,znver1-load,znver1-store") + +;; Leave +(define_insn_reservation "znver1_leave" 1 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "leave")) + "znver1-double,znver1-ieu, znver1-store") + +;; Integer Instructions or General intructions +;; Multiplications +;; Reg operands +(define_insn_reservation "znver1_imul" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "imul") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-ieu1") + +(define_insn_reservation "znver1_imul_mem" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "imul") + (eq_attr "memory" "!none"))) + "znver1-direct,znver1-load, znver1-ieu1") + +;; Divisions +;; Reg operands +(define_insn_reservation "znver1_idiv_DI" 41 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "DI") + (eq_attr "memory" "none")))) + "znver1-double,znver1-ieu2*41") + +(define_insn_reservation "znver1_idiv_SI" 25 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "SI") + (eq_attr "memory" "none")))) + "znver1-double,znver1-ieu2*25") + +(define_insn_reservation "znver1_idiv_HI" 17 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "HI") + (eq_attr "memory" "none")))) + "znver1-double,znver1-ieu2*17") + +(define_insn_reservation "znver1_idiv_QI" 12 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "QI") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-ieu2*12") + +;; Mem operands +(define_insn_reservation "znver1_idiv_mem_DI" 45 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "DI") + (eq_attr "memory" "none")))) + "znver1-double,znver1-load,znver1-ieu2*41") + +(define_insn_reservation "znver1_idiv_mem_SI" 29 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "SI") + (eq_attr "memory" "none")))) + "znver1-double,znver1-load,znver1-ieu2*25") + +(define_insn_reservation "znver1_idiv_mem_HI" 21 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "HI") + (eq_attr "memory" "none")))) + "znver1-double,znver1-load,znver1-ieu2*17") + +(define_insn_reservation "znver1_idiv_mem_QI" 16 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "idiv") + (and (eq_attr "mode" "QI") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-load,znver1-ieu2*12") + +;; STR ISHIFT which are micro coded. +;; Fix me: Latency need to be rechecked. +(define_insn_reservation "znver1_str_ishift" 6 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "str,ishift") + (eq_attr "memory" "both,store"))) + "znver1-vector,znver1-ivector") +;; MOV - integer moves +(define_insn_reservation "znver1_load_imov_double" 2 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "double") + (and (eq_attr "type" "imovx") + (eq_attr "memory" "none,load")))) + "znver1-double,znver1-ieu") + +(define_insn_reservation "znver1_load_imov_direct" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "imov,imovx") + (eq_attr "memory" "none,load"))) + "znver1-direct,znver1-ieu") + +;; INTEGER/GENERAL instructions +;; register/imm operands only: ALU, ICMP, NEG, NOT, ROTATE, ISHIFT, TEST +(define_insn_reservation "znver1_insn" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "alu,icmp,negnot,rotate,rotate1,ishift,ishift1,test,setcc,incdec") + (eq_attr "memory" "none,unknown"))) + "znver1-direct,znver1-ieu") + +(define_insn_reservation "znver1_insn_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "alu,icmp,negnot,rotate,rotate1,ishift,ishift1,test,setcc,incdec") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-ieu") + +(define_insn_reservation "znver1_insn_store" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "alu,icmp,negnot,rotate,rotate1,ishift1,test,setcc,incdec") + (eq_attr "memory" "store"))) + "znver1-direct,znver1-ieu,znver1-store") + +(define_insn_reservation "znver1_insn_both" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "alu,icmp,negnot,rotate,rotate1,ishift1,test,setcc,incdec") + (eq_attr "memory" "both"))) + "znver1-direct,znver1-load,znver1-ieu,znver1-store") + +;; Fix me: Other vector type insns keeping latency 6 as of now. +(define_insn_reservation "znver1_ieu_vector" 6 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "other,str,multi")) + "znver1-vector,znver1-ivector") + +;; ALU1 register operands. +(define_insn_reservation "znver1_alu1_vector" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "vector") + (and (eq_attr "type" "alu1") + (eq_attr "memory" "none,unknown")))) + "znver1-vector,znver1-ivector") + +(define_insn_reservation "znver1_alu1_double" 2 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "double") + (and (eq_attr "type" "alu1") + (eq_attr "memory" "none,unknown")))) + "znver1-double,znver1-ieu") + +(define_insn_reservation "znver1_alu1_direct" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "direct") + (and (eq_attr "type" "alu1") + (eq_attr "memory" "none,unknown")))) + "znver1-direct,znver1-ieu") + +;; Branches : Fix me need to model conditional branches. +(define_insn_reservation "znver1_branch" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "ibr") + (eq_attr "memory" "none"))) + "znver1-direct") + +;; Indirect branches check latencies. +(define_insn_reservation "znver1_indirect_branch_mem" 6 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "ibr") + (eq_attr "memory" "load"))) + "znver1-vector,znver1-ivector") + +;; LEA executes in ALU units with 1 cycle latency. +(define_insn_reservation "znver1_lea" 1 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "lea")) + "znver1-direct,znver1-ieu") + +;; Other integer instrucions +(define_insn_reservation "znver1_idirect" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "unit" "integer,unknown") + (eq_attr "memory" "none,unknown"))) + "znver1-direct,znver1-ieu") + +;; Floating point +(define_insn_reservation "znver1_fp_cmov" 6 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "fcmov")) + "znver1-vector,znver1-fvector") + +(define_insn_reservation "znver1_fp_mov_direct_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "direct") + (and (eq_attr "type" "fmov") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp3|znver1-fp1") + +(define_insn_reservation "znver1_fp_mov_direct_store" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "direct") + (and (eq_attr "type" "fmov") + (eq_attr "memory" "store")))) + "znver1-direct,znver1-fp2|znver1-fp3,znver1-store") + +(define_insn_reservation "znver1_fp_mov_double" 4 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "double") + (and (eq_attr "type" "fmov") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp3") + +(define_insn_reservation "znver1_fp_mov_double_load" 9 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "double") + (and (eq_attr "type" "fmov") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp3") + +(define_insn_reservation "znver1_fp_mov_direct" 1 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "fmov")) + "znver1-direct,znver1-fp3") + +(define_insn_reservation "znver1_fp_spc_direct" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "fpspc") + (eq_attr "memory" "store"))) + "znver1-direct,znver1-fp3,znver1-fp2") + +(define_insn_reservation "znver1_fp_insn_vector" 6 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "znver1_decode" "vector") + (eq_attr "type" "fpspc,mmxcvt,sselog1,ssemul,ssemov"))) + "znver1-vector,znver1-fvector") + +;; FABS +(define_insn_reservation "znver1_fp_fsgn" 1 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "fsgn")) + "znver1-direct,znver1-fp3") + +(define_insn_reservation "znver1_fp_fcmp" 2 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "memory" "none") + (and (eq_attr "znver1_decode" "double") + (eq_attr "type" "fcmp")))) + "znver1-double,znver1-fp0,znver1-fp2") + +(define_insn_reservation "znver1_fp_fcmp_load" 6 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "memory" "none") + (and (eq_attr "znver1_decode" "double") + (eq_attr "type" "fcmp")))) + "znver1-double,znver1-load, znver1-fp0,znver1-fp2") + +;;FADD FSUB FMUL +(define_insn_reservation "znver1_fp_op_mul" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "fop,fmul") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp0*5") + +(define_insn_reservation "znver1_fp_op_mul_load" 9 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "fop,fmul") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp0*5") + +(define_insn_reservation "znver1_fp_op_imul_load" 13 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "fop,fmul") + (and (eq_attr "fp_int_src" "true") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp3,znver1-fp0") + +(define_insn_reservation "znver1_fp_op_div" 15 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "fdiv") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp3*15") + +(define_insn_reservation "znver1_fp_op_div_load" 19 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "fdiv") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp3*15") + +(define_insn_reservation "znver1_fp_op_idiv_load" 24 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "fdiv") + (and (eq_attr "fp_int_src" "true") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp3*19") + +;; MMX, SSE, SSEn.n, AVX, AVX2 instructions +(define_insn_reservation "znver1_fp_insn" 1 + (and (eq_attr "cpu" "znver1") + (eq_attr "type" "mmx")) + "znver1-direct,znver1-fpu") + +(define_insn_reservation "znver1_mmx_add" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxadd") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp0|znver1-fp1|znver1-fp3") + +(define_insn_reservation "znver1_mmx_add_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxadd") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp0|znver1-fp1|znver1-fp3") + +(define_insn_reservation "znver1_mmx_cmp" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxcmp") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp0|znver1-fp3") + +(define_insn_reservation "znver1_mmx_cmp_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxcmp") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp0|znver1-fp3") + +(define_insn_reservation "znver1_mmx_cvt_pck_shuf" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxcvt,sseshuf,sseshuf1") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp1|znver1-fp2") + +(define_insn_reservation "znver1_mmx_cvt_pck_shuf_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxcvt,sseshuf,sseshuf1") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp1|znver1-fp2") + +(define_insn_reservation "znver1_mmx_shift_move" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxshft,mmxmov") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp2") + +(define_insn_reservation "znver1_mmx_shift_move_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxshft,mmxmov") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp2") + +(define_insn_reservation "znver1_mmx_move_store" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxshft,mmxmov") + (eq_attr "memory" "store,both"))) + "znver1-direct,znver1-fp2,znver1-store") + +(define_insn_reservation "znver1_mmx_mul" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxmul") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp0*3") + +(define_insn_reservation "znver1_mmx_load" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "mmxmul") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp0*3") + +(define_insn_reservation "znver1_avx256_log" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "sselog") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fpu") + +(define_insn_reservation "znver1_avx256_log_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "sselog") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fpu") + +(define_insn_reservation "znver1_sse_log" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "sselog") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fpu") + +(define_insn_reservation "znver1_sse_log_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "sselog") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fpu") + +(define_insn_reservation "znver1_avx256_log1" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "sselog1") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp1|znver1-fp2") + +(define_insn_reservation "znver1_avx256_log1_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "sselog1") + (eq_attr "memory" "!none")))) + "znver1-double,znver1-load,znver1-fp1|znver1-fp2") + +(define_insn_reservation "znver1_sse_log1" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "sselog1") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp1|znver1-fp2") + +(define_insn_reservation "znver1_sse_log1_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "sselog1") + (eq_attr "memory" "!none"))) + "znver1-direct,znver1-load,znver1-fp1|znver1-fp2") + +(define_insn_reservation "znver1_sse_comi" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF") + (and (eq_attr "prefix" "!vex") + (and (eq_attr "prefix_extra" "0") + (and (eq_attr "type" "ssecomi") + (eq_attr "memory" "none")))))) + "znver1-direct,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_comi_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF") + (and (eq_attr "prefix" "!vex") + (and (eq_attr "prefix_extra" "0") + (and (eq_attr "type" "ssecomi") + (eq_attr "memory" "load")))))) + "znver1-direct,znver1-load,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_comi_double" 2 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4SF,V2DF,TI") + (and (eq_attr "prefix" "vex") + (and (eq_attr "prefix_extra" "0") + (and (eq_attr "type" "ssecomi") + (eq_attr "memory" "none")))))) + "znver1-double,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_comi_double_load" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4SF,V2DF,TI") + (and (eq_attr "prefix" "vex") + (and (eq_attr "prefix_extra" "0") + (and (eq_attr "type" "ssecomi") + (eq_attr "memory" "load")))))) + "znver1-double,znver1-load,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_test" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF,TI") + (and (eq_attr "prefix_extra" "1") + (and (eq_attr "type" "ssecomi") + (eq_attr "memory" "none"))))) + "znver1-direct,znver1-fp1|znver1-fp2") + +(define_insn_reservation "znver1_sse_test_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF,TI") + (and (eq_attr "prefix_extra" "1") + (and (eq_attr "type" "ssecomi") + (eq_attr "memory" "load"))))) + "znver1-direct,znver1-load,znver1-fp1|znver1-fp2") + +;; SSE moves +;; Fix me: Need to revist this again some of the moves may be restricted +;; to some fpu pipes. +(define_insn_reservation "znver1_sse_mov" 2 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SI") + (and (eq_attr "isa" "avx") + (and (eq_attr "type" "ssemov") + (eq_attr "memory" "none"))))) + "znver1-direct,znver1-ieu0") + +(define_insn_reservation "znver1_avx_mov" 2 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "TI") + (and (eq_attr "isa" "avx") + (and (eq_attr "type" "ssemov") + (and (match_operand:SI 1 "register_operand") + (eq_attr "memory" "none")))))) + "znver1-direct,znver1-ieu2") + +(define_insn_reservation "znver1_sseavx_mov" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF,TI") + (and (eq_attr "type" "ssemov") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fpu") + +(define_insn_reservation "znver1_sseavx_mov_store" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF,TI") + (and (eq_attr "type" "ssemov") + (eq_attr "memory" "store")))) + "znver1-direct,znver1-fpu,znver1-store") + +(define_insn_reservation "znver1_sseavx_mov_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF,TI") + (and (eq_attr "type" "ssemov") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fpu") + +(define_insn_reservation "znver1_avx256_mov" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "ssemov") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fpu") + +(define_insn_reservation "znver1_avx256_mov_store" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "ssemov") + (eq_attr "memory" "store")))) + "znver1-double,znver1-fpu,znver1-store") + +(define_insn_reservation "znver1_avx256_mov_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "ssemov") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fpu") + +;; SSE add +(define_insn_reservation "znver1_sseavx_add" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF,TI") + (and (eq_attr "type" "sseadd") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fp2|znver1-fp3") + +(define_insn_reservation "znver1_sseavx_add_load" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF,TI") + (and (eq_attr "type" "sseadd") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp2|znver1-fp3") + +(define_insn_reservation "znver1_avx256_add" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "sseadd") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp2|znver1-fp3") + +(define_insn_reservation "znver1_avx256_add_load" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF,OI") + (and (eq_attr "type" "sseadd") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp2|znver1-fp3") + +(define_insn_reservation "znver1_sseavx_fma" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF") + (and (eq_attr "type" "ssemuladd") + (eq_attr "memory" "none")))) + "znver1-direct,(znver1-fp0+znver1-fp3)|(znver1-fp1+znver1-fp3)") + +(define_insn_reservation "znver1_sseavx_fma_load" 9 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF") + (and (eq_attr "type" "ssemuladd") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,(znver1-fp0+znver1-fp3)|(znver1-fp1+znver1-fp3)") + +(define_insn_reservation "znver1_avx256_fma" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF") + (and (eq_attr "type" "ssemuladd") + (eq_attr "memory" "none")))) + "znver1-double,(znver1-fp0+znver1-fp3)|(znver1-fp1+znver1-fp3)") + +(define_insn_reservation "znver1_avx256_fma_load" 9 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF") + (and (eq_attr "type" "ssemuladd") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,(znver1-fp0+znver1-fp3)|(znver1-fp1+znver1-fp3)") + +(define_insn_reservation "znver1_sseavx_iadd" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "DI,TI") + (and (eq_attr "type" "sseiadd") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fp0|znver1-fp1|znver1-fp3") + +(define_insn_reservation "znver1_sseavx_iadd_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "DI,TI") + (and (eq_attr "type" "sseiadd") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp0|znver1-fp1|znver1-fp3") + +(define_insn_reservation "znver1_avx256_iadd" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "OI") + (and (eq_attr "type" "sseiadd") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp0|znver1-fp1|znver1-fp3") + +(define_insn_reservation "znver1_avx256_iadd_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "OI") + (and (eq_attr "type" "sseiadd") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp0|znver1-fp1|znver1-fp3") + +;; SSE converts +(define_insn_reservation "znver1_ssecvtsf_si_load" 9 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SI") + (and (eq_attr "type" "sseicvt") + (and (match_operand:SF 1 "memory_operand") + (eq_attr "memory" "load"))))) + "znver1-double,znver1-load,znver1-fp3,znver1-ieu0") + +(define_insn_reservation "znver1_ssecvtdf_si" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SI") + (and (match_operand:DF 1 "register_operand") + (and (eq_attr "type" "sseicvt") + (eq_attr "memory" "none"))))) + "znver1-double,znver1-fp3,znver1-ieu0") + +(define_insn_reservation "znver1_ssecvtdf_si_load" 9 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SI") + (and (eq_attr "type" "sseicvt") + (and (match_operand:DF 1 "memory_operand") + (eq_attr "memory" "load"))))) + "znver1-double,znver1-load,znver1-fp3,znver1-ieu0") + +;; All other used ssecvt fp3 pipes +;; Check: Need to revisit this again. +;; Some SSE converts may use different pipe combinations. +(define_insn_reservation "znver1_ssecvt" 4 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "ssecvt") + (eq_attr "memory" "none"))) + "znver1-direct,znver1-fp3") + +(define_insn_reservation "znver1_ssecvt_load" 8 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "type" "ssecvt") + (eq_attr "memory" "load"))) + "znver1-direct,znver1-load,znver1-fp3") + +;; SSE div +(define_insn_reservation "znver1_ssediv_ss_ps" 10 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4SF,SF") + (and (eq_attr "type" "ssediv") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fp3*10") + +(define_insn_reservation "znver1_ssediv_ss_ps_load" 14 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4SF,SF") + (and (eq_attr "type" "ssediv") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp3*10") + +(define_insn_reservation "znver1_ssediv_sd_pd" 13 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V2DF,DF") + (and (eq_attr "type" "ssediv") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fp3*13") + +(define_insn_reservation "znver1_ssediv_sd_pd_load" 17 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V2DF,DF") + (and (eq_attr "type" "ssediv") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp3*13") + +(define_insn_reservation "znver1_ssediv_avx256_ps" 12 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF") + (and (eq_attr "memory" "none") + (eq_attr "type" "ssediv")))) + "znver1-double,znver1-fp3*12") + +(define_insn_reservation "znver1_ssediv_avx256_ps_load" 16 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF") + (and (eq_attr "type" "ssediv") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp3*12") + +(define_insn_reservation "znver1_ssediv_avx256_pd" 15 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4DF") + (and (eq_attr "type" "ssediv") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp3*15") + +(define_insn_reservation "znver1_ssediv_avx256_pd_load" 18 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4DF") + (and (eq_attr "type" "ssediv") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp3*15") +;; SSE MUL +(define_insn_reservation "znver1_ssemul_ss_ps" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4SF,SF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "none")))) + "znver1-direct,(znver1-fp0|znver1-fp1)*3") + +(define_insn_reservation "znver1_ssemul_ss_ps_load" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4SF,SF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,(znver1-fp0|znver1-fp1)*3") + +(define_insn_reservation "znver1_ssemul_avx256_ps" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "none")))) + "znver1-double,(znver1-fp0|znver1-fp1)*3") + +(define_insn_reservation "znver1_ssemul_avx256_ps_load" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,(znver1-fp0|znver1-fp1)*3") + +(define_insn_reservation "znver1_ssemul_sd_pd" 4 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V2DF,DF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "none")))) + "znver1-direct,(znver1-fp0|znver1-fp1)*4") + +(define_insn_reservation "znver1_ssemul_sd_pd_load" 8 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V2DF,DF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,(znver1-fp0|znver1-fp1)*4") + +(define_insn_reservation "znver1_ssemul_avx256_pd" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4DF") + (and (eq_attr "mode" "V4DF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "none"))))) + "znver1-double,(znver1-fp0|znver1-fp1)*4") + +(define_insn_reservation "znver1_ssemul_avx256_pd_load" 8 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V4DF") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,(znver1-fp0|znver1-fp1)*4") + +;;SSE imul +(define_insn_reservation "znver1_sseimul" 3 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "TI") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fp0*3") + +(define_insn_reservation "znver1_sseimul_avx256" 4 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "OI") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp0*4") + +(define_insn_reservation "znver1_sseimul_load" 7 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "TI") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp0*3") + +(define_insn_reservation "znver1_sseimul_avx256_load" 8 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "OI") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp0*4") + +(define_insn_reservation "znver1_sseimul_di" 4 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "DI") + (and (eq_attr "memory" "none") + (eq_attr "type" "ssemul")))) + "znver1-direct,znver1-fp0*4") + +(define_insn_reservation "znver1_sseimul_load_di" 8 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "DI") + (and (eq_attr "type" "ssemul") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp0*4") + +;; SSE compares +(define_insn_reservation "znver1_sse_cmp" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_cmp_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "SF,DF,V4SF,V2DF") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_cmp_avx256" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_cmp_avx256_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "V8SF,V4DF") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp0|znver1-fp1") + +(define_insn_reservation "znver1_sse_icmp" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "QI,HI,SI,DI,TI") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "none")))) + "znver1-direct,znver1-fp0|znver1-fp3") + +(define_insn_reservation "znver1_sse_icmp_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "QI,HI,SI,DI,TI") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "load")))) + "znver1-direct,znver1-load,znver1-fp0|znver1-fp3") + +(define_insn_reservation "znver1_sse_icmp_avx256" 1 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "OI") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "none")))) + "znver1-double,znver1-fp0|znver1-fp3") + +(define_insn_reservation "znver1_sse_icmp_avx256_load" 5 + (and (eq_attr "cpu" "znver1") + (and (eq_attr "mode" "OI") + (and (eq_attr "type" "ssecmp") + (eq_attr "memory" "load")))) + "znver1-double,znver1-load,znver1-fp0|znver1-fp3") + diff --git a/gcc/doc/extend.texi b/gcc/doc/extend.texi index 23e6a76..da95972 100644 --- a/gcc/doc/extend.texi +++ b/gcc/doc/extend.texi @@ -16924,6 +16924,9 @@ AMD Family 15h Bulldozer version 3. @item bdver4 AMD Family 15h Bulldozer version 4. +@item znver1 +AMD Family 17h Zen version 1. + @item btver2 AMD Family 16h CPU. @end table diff --git a/gcc/doc/invoke.texi b/gcc/doc/invoke.texi index 547ee2d..2d7c138 100644 --- a/gcc/doc/invoke.texi +++ b/gcc/doc/invoke.texi @@ -22440,6 +22440,13 @@ supersets BMI, BMI2, TBM, F16C, FMA, FMA4, FSGSBASE, AVX, AVX2, XOP, LWP, AES, PCL_MUL, CX16, MOVBE, MMX, SSE, SSE2, SSE3, SSE4A, SSSE3, SSE4.1, SSE4.2, ABM and 64-bit instruction set extensions. +@item znver1 +AMD Family 17h core based CPUs with x86-64 instruction set support. (This +supersets BMI, BMI2, F16C, FMA, FSGSBASE, AVX, AVX2, ADCX, RDSEED, MWAITX, +SHA, CLZERO, AES, PCL_MUL, CX16, MOVBE, MMX, SSE, SSE2, SSE3, SSE4A, SSSE3, +SSE4.1, SSE4.2, ABM, XSAVEC, XSAVES, CLFLUSHOPT, POPCNT, and 64-bit +instruction set extensions. + @item btver1 CPUs based on AMD Family 14h cores with x86-64 instruction set support. (This supersets MMX, SSE, SSE2, SSE3, SSSE3, SSE4A, CX16, ABM and 64-bit