diff mbox series

[v5,02/14] target/mips: Define a bit for MXU in insn_flags

Message ID 1539966828-20947-3-git-send-email-aleksandar.markovic@rt-rk.com
State New
Headers show
Series Add limited MXU instruction support | expand

Commit Message

Aleksandar Markovic Oct. 19, 2018, 4:33 p.m. UTC
From: Craig Janeczek <jancraig@amazon.com>

Define a bit for MXU in insn_flags. This is the first non-MIPS
(third party) ASE supported in QEMU for MIPS, so it is placed in
the section "bits 56-63: vendor-specific ASEs".

Signed-off-by: Craig Janeczek <jancraig@amazon.com>
Signed-off-by: Aleksandar Markovic <amarkovic@wavecomp.com>
---
 target/mips/mips-defs.h | 1 +
 1 file changed, 1 insertion(+)
diff mbox series

Patch

diff --git a/target/mips/mips-defs.h b/target/mips/mips-defs.h
index 71ea4ef..4c624a4 100644
--- a/target/mips/mips-defs.h
+++ b/target/mips/mips-defs.h
@@ -67,6 +67,7 @@ 
 /*
  *   bits 56-63: vendor-specific ASEs
  */
+#define ASE_MXU           0x0100000000000000ULL
 
 /* MIPS CPU defines. */
 #define		CPU_MIPS1	(ISA_MIPS1)