diff mbox series

[U-Boot] fsl-layerscape/ls1046a_serdes.c: fix 0x3363 serdes1 setting

Message ID 1559311226-31376-1-git-send-email-maciej.pijanowski@3mdeb.com
State Accepted
Commit 73420f0220e03caea1e11688a04636719760b534
Delegated to: Prabhakar Kushwaha
Headers show
Series [U-Boot] fsl-layerscape/ls1046a_serdes.c: fix 0x3363 serdes1 setting | expand

Commit Message

Maciej Pijanowski May 31, 2019, 2 p.m. UTC
According to the table 31-1 in the QorIQ LS1046A Reference Manual,
Rev. 2, 11/2018, the D lane of SerDes1 uses following settings:
- SGMII.9, not SGMII.5 for D lane,
- SGMII.10, not SGMII.6 for C lane.

Signed-off-by: Maciej Pijanowski <maciej.pijanowski@3mdeb.com>

Cc: prabhakar.kushwaha@nxp.com
---
 arch/arm/cpu/armv8/fsl-layerscape/ls1046a_serdes.c | 2 +-
 1 file changed, 1 insertion(+), 1 deletion(-)

Comments

Prabhakar Kushwaha June 19, 2019, 11:43 a.m. UTC | #1
> -----Original Message-----
> From: Maciej Pijanowski <maciej.pijanowski@3mdeb.com>
> Sent: Friday, May 31, 2019 7:30 PM
> To: u-boot@lists.denx.de
> Cc: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>;
> maciej.pijanowski@3mdeb.com
> Subject: [PATCH] fsl-layerscape/ls1046a_serdes.c: fix 0x3363 serdes1 setting
> 
> According to the table 31-1 in the QorIQ LS1046A Reference Manual, Rev. 2,
> 11/2018, the D lane of SerDes1 uses following settings:
> - SGMII.9, not SGMII.5 for D lane,
> - SGMII.10, not SGMII.6 for C lane.
> 
> Signed-off-by: Maciej Pijanowski <maciej.pijanowski@3mdeb.com>
> 
> Cc: prabhakar.kushwaha@nxp.com

Updated description 

This patch has been applied to fsl-qoriq master, awaiting upstream.

--pk
diff mbox series

Patch

diff --git a/arch/arm/cpu/armv8/fsl-layerscape/ls1046a_serdes.c b/arch/arm/cpu/armv8/fsl-layerscape/ls1046a_serdes.c
index f8310f210556..91de5ff0d3da 100644
--- a/arch/arm/cpu/armv8/fsl-layerscape/ls1046a_serdes.c
+++ b/arch/arm/cpu/armv8/fsl-layerscape/ls1046a_serdes.c
@@ -29,7 +29,7 @@  static struct serdes_config serdes1_cfg_tbl[] = {
 	{0x1163, {XFI_FM1_MAC9, XFI_FM1_MAC10, PCIE1, SGMII_FM1_DTSEC6} },
 	{0x2263, {SGMII_2500_FM1_DTSEC9, SGMII_2500_FM1_DTSEC10, PCIE1,
 		  SGMII_FM1_DTSEC6} },
-	{0x3363, {SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6, PCIE1,
+	{0x3363, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, PCIE1,
 		  SGMII_FM1_DTSEC6} },
 	{0x2223, {SGMII_2500_FM1_DTSEC9, SGMII_2500_FM1_DTSEC10,
 		  SGMII_2500_FM1_DTSEC5, SGMII_FM1_DTSEC6} },