{"id":2226138,"url":"http://patchwork.ozlabs.org/api/1.2/patches/2226138/?format=json","web_url":"http://patchwork.ozlabs.org/project/qemu-devel/patch/20260422101043.1234229-3-alex.bennee@linaro.org/","project":{"id":14,"url":"http://patchwork.ozlabs.org/api/1.2/projects/14/?format=json","name":"QEMU Development","link_name":"qemu-devel","list_id":"qemu-devel.nongnu.org","list_email":"qemu-devel@nongnu.org","web_url":"","scm_url":"","webscm_url":"","list_archive_url":"","list_archive_url_format":"","commit_url_format":""},"msgid":"<20260422101043.1234229-3-alex.bennee@linaro.org>","list_archive_url":null,"date":"2026-04-22T10:10:13","name":"[v2,02/31] target/arm: migrate system/cp trap syndromes to registerfields","commit_ref":null,"pull_url":null,"state":"new","archived":false,"hash":"92f63a4c513623fd558f583e71201abedb65dd8a","submitter":{"id":39532,"url":"http://patchwork.ozlabs.org/api/1.2/people/39532/?format=json","name":"Alex Bennée","email":"alex.bennee@linaro.org"},"delegate":null,"mbox":"http://patchwork.ozlabs.org/project/qemu-devel/patch/20260422101043.1234229-3-alex.bennee@linaro.org/mbox/","series":[{"id":500957,"url":"http://patchwork.ozlabs.org/api/1.2/series/500957/?format=json","web_url":"http://patchwork.ozlabs.org/project/qemu-devel/list/?series=500957","date":"2026-04-22T10:10:11","name":"target/arm: fully model WFxT instructions for A-profile","version":2,"mbox":"http://patchwork.ozlabs.org/series/500957/mbox/"}],"comments":"http://patchwork.ozlabs.org/api/patches/2226138/comments/","check":"pending","checks":"http://patchwork.ozlabs.org/api/patches/2226138/checks/","tags":{},"related":[],"headers":{"Return-Path":"<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>","X-Original-To":"incoming@patchwork.ozlabs.org","Delivered-To":"patchwork-incoming@legolas.ozlabs.org","Authentication-Results":["legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=vEdhRZli;\n\tdkim-atps=neutral","legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)"],"Received":["from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g0w5d1qxsz1yCv\n\tfor <incoming@patchwork.ozlabs.org>; Wed, 22 Apr 2026 20:12:53 +1000 (AEST)","from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wFUXw-0006xi-Qm; Wed, 22 Apr 2026 06:11:04 -0400","from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <alex.bennee@linaro.org>)\n id 1wFUXj-0006pF-T2\n for qemu-devel@nongnu.org; Wed, 22 Apr 2026 06:10:53 -0400","from mail-wm1-x32d.google.com ([2a00:1450:4864:20::32d])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <alex.bennee@linaro.org>)\n id 1wFUXg-0000hr-3T\n for qemu-devel@nongnu.org; Wed, 22 Apr 2026 06:10:51 -0400","by mail-wm1-x32d.google.com with SMTP id\n 5b1f17b1804b1-488ab2db91aso69716885e9.3\n for <qemu-devel@nongnu.org>; Wed, 22 Apr 2026 03:10:47 -0700 (PDT)","from draig.lan ([185.124.0.195]) by smtp.gmail.com with ESMTPSA id\n 5b1f17b1804b1-489fec8f7cbsm172089085e9.11.2026.04.22.03.10.44\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Wed, 22 Apr 2026 03:10:44 -0700 (PDT)","from draig.lan (localhost [IPv6:::1])\n by draig.lan (Postfix) with ESMTP id 965785F943;\n Wed, 22 Apr 2026 11:10:43 +0100 (BST)"],"DKIM-Signature":"v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1776852646; x=1777457446; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=FHkkfCdnBgFoOnCKUMnFf3OjHIWwkdSWF2yGrdtfKkY=;\n b=vEdhRZlisdyk1WKoTA6jSmUJG1Di6AlMdLF321nRbMhPaamRkytbtqNot14nb+Sy2Z\n 7WG3rZjF5dfnvKiu/Sw3TQi2ORsGD7Ua0/FDTqLa8I8AQKyr5wfSE5pWzPWR+J4K1271\n FypAAy3Tu0OlrsZ8KUbkurIKgZZYn/ylV/9Q9hjzx4+/RGkm4MhC/6zwgBo408oMht49\n 8ANg76EOje1SQyb6nUUWkCHeDH0/vyDWPMhQ9s07JQo3R3VIYaElfb57YtDKjKfZF06R\n PCUT1hBB6knVwbEpnlVodBHkj18/0kjNhqPGKFHheRmpzAWbwB7s4Ikn5AM2+mbMAEN4\n c4Pw==","X-Google-DKIM-Signature":"v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1776852646; x=1777457446;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=FHkkfCdnBgFoOnCKUMnFf3OjHIWwkdSWF2yGrdtfKkY=;\n b=pdLaj8YotqWc4lOInG38sSORe3BCxZOvTiODQWmJrq9glpPsatN+Kl6wiftcBleHnV\n KnptHjtbmal92/0v9QcJ9eK+DbaczX5qgSsSZCkATftLJ/pB1iDWlzOeT/m8+tLdWJwN\n eI+2gg8rhgAjxqGX6o+qvY9VeUrMR88kDDTXKDSNnFR+nUBLZnNunFS0It2wO6UTzP6v\n rnWws+ay/UO5L+9k2TCM3lnGgctXUDLP8x/xYl7ZLL3CzvNwFpMvFpfYoB7YTik7Ix3T\n X4bEHLGmVafsVWX8ayIraWzpQe2blNEAooqcBxDb7UhMbEgk5qhelGK4Sap9mrggNS6F\n I0wQ==","X-Gm-Message-State":"AOJu0YwTYHkY99bW4dyWaUD8nMdAlagTGk92SyJWUgwLz4peKIv8cHbm\n PwrTdUQeys0j/Sq5MJBnu5iBo9itHGb/n4wqMhSms1sWhAGexBNnkjkG6m7h4V2DpBwPMjM0Quv\n LxGk1ny0=","X-Gm-Gg":"AeBDietM5j+IXkyl0ISHGWxSjfIUDWCu9hSJPdu1v0Jg/7LJYgSwTSWxQoA9S7ZF3Bl\n ektvypyGWAdG4mf3gUzyBGq6z37vokH6gqBIc2HeV+5EeIvxLUHpckaDYm8viefzDu8kWj8MbFL\n KWBxFyngaNe2akYn/bxnW8ieVA44g65tLNIrk5uVormTL/e6YCvSZvnMVdPPSU+WBGEbfYxM08T\n TX6IkKOKo4q9edqfAzCy/FMwDOh6I0oEvMuMVigkmN8hTON+30xbo4fSnENsk9+CutxI7qhHNGo\n Mmwk6tmzb2RrlUDw/pdJruCCyaRyeSwMV6FNBpFv5R3FbTvgHyfsArEFii1o8tzXtGYpNY76zDb\n UOJYckHYTU9x4yTWoiQfDXNTUkG9xJTIXJBoDTxtp/vCL9ZPGDZqoWqfwgQq8BA0L90sGdJIu0U\n Dx7BUdO6gRzjJs/pdstlX3uTcYQgQrL2XCsQ==","X-Received":"by 2002:a05:600c:4e8f:b0:48a:56cd:5266 with SMTP id\n 5b1f17b1804b1-48a56cd549bmr77005405e9.4.1776852646131;\n Wed, 22 Apr 2026 03:10:46 -0700 (PDT)","From":"=?utf-8?q?Alex_Benn=C3=A9e?= <alex.bennee@linaro.org>","To":"qemu-devel@nongnu.org","Cc":"Alexander Graf <agraf@csgraf.de>, qemu-arm@nongnu.org,\n Peter Maydell <peter.maydell@linaro.org>,\n Paolo Bonzini <pbonzini@redhat.com>,\n Mohamed Mediouni <mohamed@unpredictable.fr>, kvm@vger.kernel.org,\n Pedro Barbuda <pbarbuda@microsoft.com>,\n =?utf-8?q?Alex_Benn=C3=A9e?= <alex.bennee@linaro.org>,\n Richard Henderson <richard.henderson@linaro.org>","Subject":"[PATCH v2 02/31] target/arm: migrate system/cp trap syndromes to\n registerfields","Date":"Wed, 22 Apr 2026 11:10:13 +0100","Message-ID":"<20260422101043.1234229-3-alex.bennee@linaro.org>","X-Mailer":"git-send-email 2.47.3","In-Reply-To":"<20260422101043.1234229-1-alex.bennee@linaro.org>","References":"<20260422101043.1234229-1-alex.bennee@linaro.org>","MIME-Version":"1.0","Content-Type":"text/plain; charset=UTF-8","Content-Transfer-Encoding":"8bit","Received-SPF":"pass client-ip=2a00:1450:4864:20::32d;\n envelope-from=alex.bennee@linaro.org; helo=mail-wm1-x32d.google.com","X-Spam_score_int":"-20","X-Spam_score":"-2.1","X-Spam_bar":"--","X-Spam_report":"(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=unavailable autolearn_force=no","X-Spam_action":"no action","X-BeenThere":"qemu-devel@nongnu.org","X-Mailman-Version":"2.1.29","Precedence":"list","List-Id":"qemu development <qemu-devel.nongnu.org>","List-Unsubscribe":"<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>","List-Archive":"<https://lists.nongnu.org/archive/html/qemu-devel>","List-Post":"<mailto:qemu-devel@nongnu.org>","List-Help":"<mailto:qemu-devel-request@nongnu.org?subject=help>","List-Subscribe":"<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>","Errors-To":"qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org","Sender":"qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org"},"content":"Migrate syn_aa64_sysregtrap and co-processor register trap syndromes\nto the registerfields API. The co-processor syndromes are split\nbetween single and duel register moves.\n\nReviewed-by: Richard Henderson <richard.henderson@linaro.org>\nSigned-off-by: Alex Bennée <alex.bennee@linaro.org>\n\n---\nv2\n  - use !is_16bit directly\n---\n target/arm/syndrome.h | 124 ++++++++++++++++++++++++++++++++++--------\n 1 file changed, 102 insertions(+), 22 deletions(-)","diff":"diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h\nindex 517fb2368bc..29462aa103c 100644\n--- a/target/arm/syndrome.h\n+++ b/target/arm/syndrome.h\n@@ -78,7 +78,7 @@ enum arm_exception_class {\n \n /* Generic syndrome encoding layout for HSR and lower 32 bits of ESR_EL2 */\n FIELD(SYNDROME, EC, 26, 6)\n-FIELD(SYNDROME, IL, 25, 1)\n+FIELD(SYNDROME, IL, 25, 1) /* IL=1 for 32 bit instructions */\n FIELD(SYNDROME, ISS, 0, 25)\n \n typedef enum {\n@@ -172,7 +172,7 @@ static inline uint32_t syn_aa64_smc(uint32_t imm16)\n static inline uint32_t syn_aa32_svc(uint32_t imm16, bool is_16bit)\n {\n     uint32_t res = syn_set_ec(0, EC_AA32_SVC);\n-    res = FIELD_DP32(res, SYNDROME, IL, is_16bit ? 0 : 1);\n+    res = FIELD_DP32(res, SYNDROME, IL, !is_16bit);\n     res = FIELD_DP32(res, ISS_IMM16, IMM16, imm16);\n     return res;\n }\n@@ -203,58 +203,138 @@ static inline uint32_t syn_aa64_bkpt(uint32_t imm16)\n static inline uint32_t syn_aa32_bkpt(uint32_t imm16, bool is_16bit)\n {\n     uint32_t res = syn_set_ec(0, EC_AA32_BKPT);\n-    res = FIELD_DP32(res, SYNDROME, IL, is_16bit ? 0 : 1);\n+    res = FIELD_DP32(res, SYNDROME, IL, !is_16bit);\n     res = FIELD_DP32(res, ISS_IMM16, IMM16, imm16);\n     return res;\n }\n \n+/*\n+ * ISS encoding for an exception from MSR, MRS, or System instruction\n+ * in AArch64 state.\n+ */\n+FIELD(SYSREG_ISS, ISREAD, 0, 1) /* Direction, 1 is read */\n+FIELD(SYSREG_ISS, CRM, 1, 4)\n+FIELD(SYSREG_ISS, RT, 5, 5)\n+FIELD(SYSREG_ISS, CRN, 10, 4)\n+FIELD(SYSREG_ISS, OP1, 14, 3)\n+FIELD(SYSREG_ISS, OP2, 17, 3)\n+FIELD(SYSREG_ISS, OP0, 20, 2)\n+\n static inline uint32_t syn_aa64_sysregtrap(int op0, int op1, int op2,\n                                            int crn, int crm, int rt,\n                                            int isread)\n {\n-    return (EC_SYSTEMREGISTERTRAP << ARM_EL_EC_SHIFT) | ARM_EL_IL\n-        | (op0 << 20) | (op2 << 17) | (op1 << 14) | (crn << 10) | (rt << 5)\n-        | (crm << 1) | isread;\n+    uint32_t res = syn_set_ec(0, EC_SYSTEMREGISTERTRAP);\n+    res = FIELD_DP32(res, SYNDROME, IL, 1);\n+\n+    res = FIELD_DP32(res, SYSREG_ISS, OP0, op0);\n+    res = FIELD_DP32(res, SYSREG_ISS, OP2, op2);\n+    res = FIELD_DP32(res, SYSREG_ISS, OP1, op1);\n+    res = FIELD_DP32(res, SYSREG_ISS, CRN, crn);\n+    res = FIELD_DP32(res, SYSREG_ISS, RT, rt);\n+    res = FIELD_DP32(res, SYSREG_ISS, CRM, crm);\n+    res = FIELD_DP32(res, SYSREG_ISS, ISREAD, isread);\n+\n+    return res;\n }\n \n+/*\n+ * ISS encoding for an exception from an MCR or MRC access\n+ * (move to/from co-processor)\n+ */\n+FIELD(COPROC_ISS, ISREAD, 0, 1)\n+FIELD(COPROC_ISS, CRM, 1, 4)\n+FIELD(COPROC_ISS, RT, 5, 5)\n+FIELD(COPROC_ISS, CRN, 10, 4)\n+FIELD(COPROC_ISS, OP1, 14, 3)\n+FIELD(COPROC_ISS, OP2, 17, 3)\n+FIELD(COPROC_ISS, COND, 20, 4)\n+FIELD(COPROC_ISS, CV, 24, 1)\n+\n static inline uint32_t syn_cp14_rt_trap(int cv, int cond, int opc1, int opc2,\n                                         int crn, int crm, int rt, int isread,\n                                         bool is_16bit)\n {\n-    return (EC_CP14RTTRAP << ARM_EL_EC_SHIFT)\n-        | (is_16bit ? 0 : ARM_EL_IL)\n-        | (cv << 24) | (cond << 20) | (opc2 << 17) | (opc1 << 14)\n-        | (crn << 10) | (rt << 5) | (crm << 1) | isread;\n+    uint32_t res = syn_set_ec(0, EC_CP14RTTRAP);\n+    res = FIELD_DP32(res, SYNDROME, IL, !is_16bit);\n+\n+    res = FIELD_DP32(res, COPROC_ISS, CV, cv);\n+    res = FIELD_DP32(res, COPROC_ISS, COND, cond);\n+    res = FIELD_DP32(res, COPROC_ISS, OP2, opc2);\n+    res = FIELD_DP32(res, COPROC_ISS, OP1, opc1);\n+    res = FIELD_DP32(res, COPROC_ISS, CRN, crn);\n+    res = FIELD_DP32(res, COPROC_ISS, RT, rt);\n+    res = FIELD_DP32(res, COPROC_ISS, CRM, crm);\n+    res = FIELD_DP32(res, COPROC_ISS, ISREAD, isread);\n+\n+    return res;\n }\n \n static inline uint32_t syn_cp15_rt_trap(int cv, int cond, int opc1, int opc2,\n                                         int crn, int crm, int rt, int isread,\n                                         bool is_16bit)\n {\n-    return (EC_CP15RTTRAP << ARM_EL_EC_SHIFT)\n-        | (is_16bit ? 0 : ARM_EL_IL)\n-        | (cv << 24) | (cond << 20) | (opc2 << 17) | (opc1 << 14)\n-        | (crn << 10) | (rt << 5) | (crm << 1) | isread;\n+    uint32_t res = syn_set_ec(0, EC_CP15RTTRAP);\n+    res = FIELD_DP32(res, SYNDROME, IL, !is_16bit);\n+\n+    res = FIELD_DP32(res, COPROC_ISS, CV, cv);\n+    res = FIELD_DP32(res, COPROC_ISS, COND, cond);\n+    res = FIELD_DP32(res, COPROC_ISS, OP2, opc2);\n+    res = FIELD_DP32(res, COPROC_ISS, OP1, opc1);\n+    res = FIELD_DP32(res, COPROC_ISS, CRN, crn);\n+    res = FIELD_DP32(res, COPROC_ISS, RT, rt);\n+    res = FIELD_DP32(res, COPROC_ISS, CRM, crm);\n+    res = FIELD_DP32(res, COPROC_ISS, ISREAD, isread);\n+\n+    return res;\n }\n \n+/*\n+ * ISS encoding for an exception from an MCRR or MRRC access\n+ * (move to/from co-processor with 2 regs)\n+ */\n+FIELD(COPROC_R2_ISS, ISREAD, 0, 1)\n+FIELD(COPROC_R2_ISS, CRM, 1, 4)\n+FIELD(COPROC_R2_ISS, RT, 5, 5)\n+FIELD(COPROC_R2_ISS, RT2, 10, 5)\n+FIELD(COPROC_R2_ISS, OP1, 16, 4)\n+FIELD(COPROC_R2_ISS, COND, 20, 4)\n+FIELD(COPROC_R2_ISS, CV, 24, 1)\n+\n static inline uint32_t syn_cp14_rrt_trap(int cv, int cond, int opc1, int crm,\n                                          int rt, int rt2, int isread,\n                                          bool is_16bit)\n {\n-    return (EC_CP14RRTTRAP << ARM_EL_EC_SHIFT)\n-        | (is_16bit ? 0 : ARM_EL_IL)\n-        | (cv << 24) | (cond << 20) | (opc1 << 16)\n-        | (rt2 << 10) | (rt << 5) | (crm << 1) | isread;\n+    uint32_t res = syn_set_ec(0, EC_CP14RRTTRAP);\n+    res = FIELD_DP32(res, SYNDROME, IL, !is_16bit);\n+\n+    res = FIELD_DP32(res, COPROC_R2_ISS, CV, cv);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, COND, cond);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, OP1, opc1);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, RT2, rt2);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, RT, rt);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, CRM, crm);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, ISREAD, isread);\n+\n+    return res;\n }\n \n static inline uint32_t syn_cp15_rrt_trap(int cv, int cond, int opc1, int crm,\n                                          int rt, int rt2, int isread,\n                                          bool is_16bit)\n {\n-    return (EC_CP15RRTTRAP << ARM_EL_EC_SHIFT)\n-        | (is_16bit ? 0 : ARM_EL_IL)\n-        | (cv << 24) | (cond << 20) | (opc1 << 16)\n-        | (rt2 << 10) | (rt << 5) | (crm << 1) | isread;\n+    uint32_t res = syn_set_ec(0, EC_CP15RRTTRAP);\n+    res = FIELD_DP32(res, SYNDROME, IL, !is_16bit);\n+\n+    res = FIELD_DP32(res, COPROC_R2_ISS, CV, cv);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, COND, cond);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, OP1, opc1);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, RT2, rt2);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, RT, rt);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, CRM, crm);\n+    res = FIELD_DP32(res, COPROC_R2_ISS, ISREAD, isread);\n+\n+    return res;\n }\n \n static inline uint32_t syn_fp_access_trap(int cv, int cond, bool is_16bit,\n","prefixes":["v2","02/31"]}