{"id":2225460,"url":"http://patchwork.ozlabs.org/api/1.2/patches/2225460/?format=json","web_url":"http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421051346.41106-16-richard.henderson@linaro.org/","project":{"id":14,"url":"http://patchwork.ozlabs.org/api/1.2/projects/14/?format=json","name":"QEMU Development","link_name":"qemu-devel","list_id":"qemu-devel.nongnu.org","list_email":"qemu-devel@nongnu.org","web_url":"","scm_url":"","webscm_url":"","list_archive_url":"","list_archive_url_format":"","commit_url_format":""},"msgid":"<20260421051346.41106-16-richard.henderson@linaro.org>","list_archive_url":null,"date":"2026-04-21T05:13:24","name":"[15/37] target/arm: Implement ID_AA64FPFR0","commit_ref":null,"pull_url":null,"state":"new","archived":false,"hash":"80edb8194ba50409271a7a8c27cbde24e2cb3cc4","submitter":{"id":72104,"url":"http://patchwork.ozlabs.org/api/1.2/people/72104/?format=json","name":"Richard Henderson","email":"richard.henderson@linaro.org"},"delegate":null,"mbox":"http://patchwork.ozlabs.org/project/qemu-devel/patch/20260421051346.41106-16-richard.henderson@linaro.org/mbox/","series":[{"id":500729,"url":"http://patchwork.ozlabs.org/api/1.2/series/500729/?format=json","web_url":"http://patchwork.ozlabs.org/project/qemu-devel/list/?series=500729","date":"2026-04-21T05:13:11","name":"target/arm: Implement FEAT_FAMINMAX, FEAT_FPMR, FEAT_FP8","version":1,"mbox":"http://patchwork.ozlabs.org/series/500729/mbox/"}],"comments":"http://patchwork.ozlabs.org/api/patches/2225460/comments/","check":"pending","checks":"http://patchwork.ozlabs.org/api/patches/2225460/checks/","tags":{},"related":[],"headers":{"Return-Path":"<qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org>","X-Original-To":"incoming@patchwork.ozlabs.org","Delivered-To":"patchwork-incoming@legolas.ozlabs.org","Authentication-Results":["legolas.ozlabs.org;\n\tdkim=pass (2048-bit key;\n unprotected) header.d=linaro.org header.i=@linaro.org header.a=rsa-sha256\n header.s=google header.b=tiv6PUTg;\n\tdkim-atps=neutral","legolas.ozlabs.org;\n spf=pass (sender SPF authorized) smtp.mailfrom=nongnu.org\n (client-ip=209.51.188.17; helo=lists1p.gnu.org;\n envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org;\n receiver=patchwork.ozlabs.org)"],"Received":["from lists1p.gnu.org (lists1p.gnu.org [209.51.188.17])\n\t(using TLSv1.2 with cipher ECDHE-ECDSA-AES256-GCM-SHA384 (256/256 bits))\n\t(No client certificate requested)\n\tby legolas.ozlabs.org (Postfix) with ESMTPS id 4g09cp0VWBz1yCv\n\tfor <incoming@patchwork.ozlabs.org>; Tue, 21 Apr 2026 15:18:50 +1000 (AEST)","from localhost ([::1] helo=lists1p.gnu.org)\n\tby lists1p.gnu.org with esmtp (Exim 4.90_1)\n\t(envelope-from <qemu-devel-bounces@nongnu.org>)\n\tid 1wF3S2-0008Lg-G6; Tue, 21 Apr 2026 01:15:10 -0400","from eggs.gnu.org ([2001:470:142:3::10])\n by lists1p.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wF3RS-00081E-FS\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 01:14:41 -0400","from mail-pl1-x636.google.com ([2607:f8b0:4864:20::636])\n by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128)\n (Exim 4.90_1) (envelope-from <richard.henderson@linaro.org>)\n id 1wF3RO-0006TC-4G\n for qemu-devel@nongnu.org; Tue, 21 Apr 2026 01:14:31 -0400","by mail-pl1-x636.google.com with SMTP id\n d9443c01a7336-2b2503753efso37116485ad.0\n for <qemu-devel@nongnu.org>; Mon, 20 Apr 2026 22:14:28 -0700 (PDT)","from stoup.. ([180.233.125.15]) by smtp.gmail.com with ESMTPSA id\n d9443c01a7336-2b5fab0cddfsm174631715ad.49.2026.04.20.22.14.25\n (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256);\n Mon, 20 Apr 2026 22:14:27 -0700 (PDT)"],"DKIM-Signature":"v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=linaro.org; s=google; t=1776748468; x=1777353268; darn=nongnu.org;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:from:to:cc:subject:date\n :message-id:reply-to;\n bh=ZMD0VgSvOctoffSNQ7zz1Fm9S+qkzJ2gc0NItSVQ7FU=;\n b=tiv6PUTgpIdId0Sas1N18w8OCiOsJJ5Y1D9NRZGNpaBciBpnRjxJsNkMPoFiPi0dR+\n Ib4ANY07pxSPEM6FQlEQgiHkN5Af6EAdV/Mqt0noGaqmb8BdrTBN4UYIq2NvkIc+mCxO\n /ouoxLwtJuynxjtzN9GXQM2H5ik24fQ8iFXnLPaHUdEx0EDt34QXTFF0ijyWYDnSRE0W\n RYt0LA4c4HcEdHCGGjSpLSK9FiW0LiJl0ZjR4ECSnjVUONCYwRd/6ximKFhRj02WzikQ\n At9YzIKXjLT1J/vAyJjFOlotZAP+1T7Ov/uESUBbMy2MWTqnEo90xVSbrsSK492EukeN\n SYTg==","X-Google-DKIM-Signature":"v=1; a=rsa-sha256; c=relaxed/relaxed;\n d=1e100.net; s=20251104; t=1776748468; x=1777353268;\n h=content-transfer-encoding:mime-version:references:in-reply-to\n :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from\n :to:cc:subject:date:message-id:reply-to;\n bh=ZMD0VgSvOctoffSNQ7zz1Fm9S+qkzJ2gc0NItSVQ7FU=;\n b=sKwKeelma6s7Uya7M2SY3CaWWfs238FxsBr60PsIgUjDwMKDr+bYObHtDpXzDYuetF\n MY1KCzWaiD2LIC1NLkIhFJRvAa5eETGr1Rmjz1caikF06ne6fpXbjNFTei2cabhvn+Jr\n 2hThEeNLWAwmBsiXnQ8+XlA2oWpSdua/OBBGcerFJ4/A14Cfqa/D3MiIKVaSC6UT8WVw\n 1O+qbqupoRX/9ku8AC8TNnpn7qqtPxPpM6MAui9WFDegQb93p3pHchEQResJprwZmtfb\n +1/MBRUPRUIj0Rg42EknzbbyUBd30+KKZM4ZvyHH1GubDEM9h8P7VbnUdEa3MZ6utRZP\n JHiQ==","X-Gm-Message-State":"AOJu0Ywe2dfp25Bs6HoAIXukZkSMCVzxebyMvk7bNigD1/29/gXZT9K6\n FlDXa3UooeHhxnidbhRnyhPvLUQnzsrv03/r2dxBMY7cQs6G8uMogy2843TQONKI14RsvnNa8A8\n H4HNNHx4=","X-Gm-Gg":"AeBDietNl9PJ2S6oVo3iuarBCU8iMgu5CmIPeD/PBzfzwMJz3YhO3hHOD/0EF/LPmsJ\n wnMxC6Hcm3wiI8yvCLx99zgW3vmLwLtQ9cIaEl4LxnY2+hEIlkiEnLS00ti1fSwdwgdidGM2Xb8\n NzTUi/QMAVU7B69L5X7O2Fe+jigIuorW6UyP7kT/7YEvEduEub/W4V123C67Ht35mrblgyufwNu\n 0HTQLkvGQDWaQRyxtt7AkiWvunGXGoJPfW8lXZsV3r9sc3wWemyQB+r+eTOyx+aCGFOZa2/L9Gm\n 1A8CzODRQlf4k60sfZfq8G1Gnr29janNqb1Pw4UojCdYSsIRW0UWo6fx/MpBiAidHcntW3edx30\n aOpf9LA8X6Bg8h1WfSW70eKp5ITyxCSRWyJPqCpLZPw0Xr5H4ZwrHrqL9xfPIGXFgQiZx6zSVlH\n mTLDGKkV2k4JCmGxFUTz7tpHdj664BKMnwKyE1uJn2","X-Received":"by 2002:a17:902:9a4a:b0:2b2:4eec:9806 with SMTP id\n d9443c01a7336-2b5f9e78234mr121062975ad.8.1776748467533;\n Mon, 20 Apr 2026 22:14:27 -0700 (PDT)","From":"Richard Henderson <richard.henderson@linaro.org>","To":"qemu-devel@nongnu.org","Cc":"qemu-arm@nongnu.org","Subject":"[PATCH 15/37] target/arm: Implement ID_AA64FPFR0","Date":"Tue, 21 Apr 2026 15:13:24 +1000","Message-ID":"<20260421051346.41106-16-richard.henderson@linaro.org>","X-Mailer":"git-send-email 2.43.0","In-Reply-To":"<20260421051346.41106-1-richard.henderson@linaro.org>","References":"<20260421051346.41106-1-richard.henderson@linaro.org>","MIME-Version":"1.0","Content-Transfer-Encoding":"8bit","Received-SPF":"pass client-ip=2607:f8b0:4864:20::636;\n envelope-from=richard.henderson@linaro.org; helo=mail-pl1-x636.google.com","X-Spam_score_int":"-20","X-Spam_score":"-2.1","X-Spam_bar":"--","X-Spam_report":"(-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1,\n DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1,\n RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001,\n SPF_PASS=-0.001 autolearn=ham autolearn_force=no","X-Spam_action":"no action","X-BeenThere":"qemu-devel@nongnu.org","X-Mailman-Version":"2.1.29","Precedence":"list","List-Id":"qemu development <qemu-devel.nongnu.org>","List-Unsubscribe":"<https://lists.nongnu.org/mailman/options/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe>","List-Archive":"<https://lists.nongnu.org/archive/html/qemu-devel>","List-Post":"<mailto:qemu-devel@nongnu.org>","List-Help":"<mailto:qemu-devel-request@nongnu.org?subject=help>","List-Subscribe":"<https://lists.nongnu.org/mailman/listinfo/qemu-devel>,\n <mailto:qemu-devel-request@nongnu.org?subject=subscribe>","Errors-To":"qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org","Sender":"qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org"},"content":"Signed-off-by: Richard Henderson <richard.henderson@linaro.org>\n---\n target/arm/cpu-features.h    |  9 +++++++++\n target/arm/helper.c          | 13 +++++++++++--\n target/arm/cpu-sysregs.h.inc |  1 +\n 3 files changed, 21 insertions(+), 2 deletions(-)","diff":"diff --git a/target/arm/cpu-features.h b/target/arm/cpu-features.h\nindex ddef6fbeb0..df070afdbf 100644\n--- a/target/arm/cpu-features.h\n+++ b/target/arm/cpu-features.h\n@@ -401,6 +401,15 @@ FIELD(ID_AA64SMFR0, I16I64, 52, 4)\n FIELD(ID_AA64SMFR0, SMEVER, 56, 4)\n FIELD(ID_AA64SMFR0, FA64, 63, 1)\n \n+FIELD(ID_AA64FPFR0, F8E5M2, 0, 1)\n+FIELD(ID_AA64FPFR0, F8E4M3, 1, 1)\n+FIELD(ID_AA64FPFR0, F8MM4, 26, 1)\n+FIELD(ID_AA64FPFR0, F8MM8, 27, 1)\n+FIELD(ID_AA64FPFR0, F8DP2, 28, 1)\n+FIELD(ID_AA64FPFR0, F8DP4, 29, 1)\n+FIELD(ID_AA64FPFR0, F8FMA, 30, 1)\n+FIELD(ID_AA64FPFR0, F8CVT, 31, 1)\n+\n FIELD(ID_DFR0, COPDBG, 0, 4)\n FIELD(ID_DFR0, COPSDBG, 4, 4)\n FIELD(ID_DFR0, MMAPDBG, 8, 4)\ndiff --git a/target/arm/helper.c b/target/arm/helper.c\nindex 6ebd121050..f0f00c6eff 100644\n--- a/target/arm/helper.c\n+++ b/target/arm/helper.c\n@@ -6510,11 +6510,11 @@ void register_cp_regs_for_features(ARMCPU *cpu)\n               .access = PL1_R, .type = ARM_CP_CONST,\n               .accessfn = access_tid3,\n               .resetvalue = 0 },\n-            { .name = \"ID_AA64PFR7_EL1_RESERVED\", .state = ARM_CP_STATE_AA64,\n+            { .name = \"ID_AA64FPFR0_EL1\", .state = ARM_CP_STATE_AA64,\n               .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 7,\n               .access = PL1_R, .type = ARM_CP_CONST,\n               .accessfn = access_tid3,\n-              .resetvalue = 0 },\n+              .resetvalue = GET_IDREG(isar, ID_AA64FPFR0) },\n             { .name = \"ID_AA64DFR0_EL1\", .state = ARM_CP_STATE_AA64,\n               .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 0,\n               .access = PL1_R, .type = ARM_CP_CONST,\n@@ -6745,6 +6745,15 @@ void register_cp_regs_for_features(ARMCPU *cpu)\n                                R_ID_AA64SMFR0_I16I64_MASK |\n                                R_ID_AA64SMFR0_SMEVER_MASK |\n                                R_ID_AA64SMFR0_FA64_MASK },\n+            { .name = \"ID_AA64FPFR0_EL1\",\n+              .exported_bits = R_ID_AA64FPFR0_F8E5M2_MASK |\n+                               R_ID_AA64FPFR0_F8E4M3_MASK |\n+                               R_ID_AA64FPFR0_F8MM4_MASK |\n+                               R_ID_AA64FPFR0_F8MM8_MASK |\n+                               R_ID_AA64FPFR0_F8DP2_MASK |\n+                               R_ID_AA64FPFR0_F8DP4_MASK |\n+                               R_ID_AA64FPFR0_F8FMA_MASK |\n+                               R_ID_AA64FPFR0_F8CVT_MASK },\n             { .name = \"ID_AA64MMFR0_EL1\",\n               .exported_bits = R_ID_AA64MMFR0_ECV_MASK,\n               .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) |\ndiff --git a/target/arm/cpu-sysregs.h.inc b/target/arm/cpu-sysregs.h.inc\nindex b99579f773..6e8b335b8f 100644\n--- a/target/arm/cpu-sysregs.h.inc\n+++ b/target/arm/cpu-sysregs.h.inc\n@@ -3,6 +3,7 @@ DEF(ID_AA64PFR0_EL1, 3, 0, 0, 4, 0)\n DEF(ID_AA64PFR1_EL1, 3, 0, 0, 4, 1)\n DEF(ID_AA64PFR2_EL1, 3, 0, 0, 4, 2)\n DEF(ID_AA64SMFR0_EL1, 3, 0, 0, 4, 5)\n+DEF(ID_AA64FPFR0_EL1, 3, 0, 0, 4, 7)\n DEF(ID_AA64DFR0_EL1, 3, 0, 0, 5, 0)\n DEF(ID_AA64DFR1_EL1, 3, 0, 0, 5, 1)\n DEF(ID_AA64AFR0_EL1, 3, 0, 0, 5, 4)\n","prefixes":["15/37"]}