From patchwork Tue Jan 19 22:34:59 2016 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Alistair Francis X-Patchwork-Id: 570148 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Received: from lists.gnu.org (lists.gnu.org [IPv6:2001:4830:134:3::11]) (using TLSv1 with cipher AES256-SHA (256/256 bits)) (No client certificate requested) by ozlabs.org (Postfix) with ESMTPS id BD3D9140317 for ; Wed, 20 Jan 2016 09:38:14 +1100 (AEDT) Received: from localhost ([::1]:39466 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1aLeui-0001MN-N5 for incoming@patchwork.ozlabs.org; Tue, 19 Jan 2016 17:38:12 -0500 Received: from eggs.gnu.org ([2001:4830:134:3::10]:49554) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1aLeu5-00006u-9j for qemu-devel@nongnu.org; Tue, 19 Jan 2016 17:37:35 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1aLeu2-0003ls-0V for qemu-devel@nongnu.org; Tue, 19 Jan 2016 17:37:33 -0500 Received: from mail-sn1nam02on0067.outbound.protection.outlook.com ([104.47.36.67]:61858 helo=NAM02-SN1-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1aLeu1-0003le-O8 for qemu-devel@nongnu.org; Tue, 19 Jan 2016 17:37:29 -0500 Received: from SN1NAM02FT020.eop-nam02.prod.protection.outlook.com (10.152.72.53) by SN1NAM02HT012.eop-nam02.prod.protection.outlook.com (10.152.72.254) with Microsoft SMTP Server (TLS) id 15.1.355.15; Tue, 19 Jan 2016 22:37:28 +0000 Authentication-Results: spf=fail (sender IP is 149.199.60.96) smtp.mailfrom=xilinx.com; suse.de; dkim=none (message not signed) header.d=none; suse.de; dmarc=none action=none header.from=xilinx.com; Received-SPF: Fail (protection.outlook.com: domain of xilinx.com does not designate 149.199.60.96 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.60.96; helo=xsj-tvapsmtpgw01; Received: from xsj-tvapsmtpgw01 (149.199.60.96) by SN1NAM02FT020.mail.protection.outlook.com (10.152.72.139) with Microsoft SMTP Server (TLS) id 15.1.355.15 via Frontend Transport; Tue, 19 Jan 2016 22:37:27 +0000 Received: from 172-16-1-203.xilinx.com ([172.16.1.203]:34404 helo=xsj-tvapsmtp02.xilinx.com) by xsj-tvapsmtpgw01 with esmtp (Exim 4.63) (envelope-from ) id 1aLety-0008QU-Hv; Tue, 19 Jan 2016 14:37:26 -0800 Received: from [127.0.0.1] (port=41623 helo=tsj-smtp-dlp1.xlnx.xilinx.com) by xsj-tvapsmtp02.xilinx.com with esmtp (Exim 4.63) (envelope-from ) id 1aLety-0007g0-Dn; Tue, 19 Jan 2016 14:37:26 -0800 Received: from xsj-tvapsmtp02 (xsj-tvapsmtp02.xilinx.com [172.16.1.203]) by tsj-smtp-dlp1.xlnx.xilinx.com (8.13.8/8.13.1) with ESMTP id u0JMVr3B015217; Tue, 19 Jan 2016 14:31:53 -0800 Received: from [172.19.74.182] (port=39704 helo=xsjalistai50.xlnx.xilinx.com) by xsj-tvapsmtp02 with esmtp (Exim 4.63) (envelope-from ) id 1aLetx-0007fx-Ke; Tue, 19 Jan 2016 14:37:25 -0800 From: Alistair Francis To: Date: Tue, 19 Jan 2016 14:34:59 -0800 Message-ID: X-Mailer: git-send-email 2.5.0 In-Reply-To: References: X-RCIS-Action: ALLOW X-TM-AS-MML: disable X-TM-AS-Product-Ver: IMSS-7.1.0.1679-8.0.0.1202-22054.006 X-TM-AS-Result: No--14.210-7.0-31-10 X-imss-scan-details: No--14.210-7.0-31-10 X-TMASE-MatchedRID: u5TafimIuof/uyguzMmOKARH1Nr7oERdjxcjD6EuBs+67Q3uPo9KIzCH Bv5Fitn/0LqCaNlK8HJ6G6AL0FZqL2mqpgBD4nq5joyKzEmtrEczc8FC0MEwT0dmDSBYfnJRKSy Ml4Bp7a7s1fZuShlORrLt1t7uCIbaisUdOYwWFvfqsFlQXzLr6B0PsyMp50OO8ayRINFASnA7QY 7O2lBJhNafdb8k4ITVAEjOD2KPH1PhfwdYxI1fupEbNXwHGDRxFRVzane0XL5xoL3YvJLZdEZMO 3oWMNTyWRXM1BNPHVMNU8nOb6695S1+34qxqAZfk3ewifG2MNMRuzt37P1zy2yIID37xcHKkWfo M00aVNXPaVDEWu/7p06lZcY/SPyh675rKjRKYc2S2fL5IypDsdvhKQZ2RM314aROJEypr9x7b7j qRUc7a1TP9ugsUciJsWw/Ark0XpDHQuauwt+FXO7KTDtx8CggI9yVcHNDU7alqCS5RjBc3dhcYU TAF3iMI2kEnvfP5QxnS6EbaFelyilMSnJkvXdehMGTNuQTHbPzWEMQjooUzTdZML5k/9dKFS/1+ GB5qwa4ZFvlySu3+cgnFMRqJok1eThSyo2oSdmzLD5kmcW6ZF3KZkFy4YZEe13ak5NLEWSv1j/2 L7xP1p6SRub7aGguKbz/8CR2GsqBUMn41L9aQHxTDivx6nwGUAjrAJWsTe9u4FknyqyshNBHJMu wxxYMGS4vCZ5mitPQh+2BruknSomoXedGE6+KLi5PDX0qWHoZskwWqoib3FXdM0K2S6BLo8WMkQ Wv6iX7ev9h4HyIA1cppCzPq+1UkGUtrowrXLg= X-EOPAttributedMessage: 0 X-Forefront-Antispam-Report: CIP:149.199.60.96; CTRY:US; IPV:NLI; EFV:NLI; SFV:NSPM; SFS:(10009020)(6009001)(2980300002)(1110001)(1109001)(339900001)(51444003)(199003)(189002)(2950100001)(229853001)(76176999)(77096005)(85426001)(81156007)(11100500001)(48376002)(586003)(105606002)(1096002)(6806005)(33646002)(1220700001)(4326007)(19580395003)(87936001)(5003600100002)(71366001)(2351001)(86362001)(5001960100002)(19580405001)(118296001)(36756003)(92566002)(106466001)(64026002)(47776003)(50986999)(50466002)(50226001)(110136002)(189998001)(5003940100001)(2906002)(5008740100001)(107986001); DIR:OUT; SFP:1101; SCL:1; SRVR:SN1NAM02HT012; H:xsj-tvapsmtpgw01; FPR:; SPF:Fail; PTR:unknown-60-96.xilinx.com; A:1; MX:1; LANG:en; MIME-Version: 1.0 X-MS-Office365-Filtering-Correlation-Id: 18e3300f-5d1a-42d8-c5ca-08d321211bd4 X-Exchange-Antispam-Report-Test: UriScan:; BCL:0; PCL:0; RULEID:; SRVR:SN1NAM02HT012; UriScan:(192813158149592); X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(601004)(2401047)(5005006)(13023025)(13024025)(520078)(13015025)(13018025)(13017025)(8121501046)(3002001)(10201501046); SRVR:SN1NAM02HT012; BCL:0; PCL:0; RULEID:; SRVR:SN1NAM02HT012; X-Forefront-PRVS: 0826B2F01B X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 19 Jan 2016 22:37:27.1438 (UTC) X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.60.96]; Helo=[xsj-tvapsmtpgw01] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: SN1NAM02HT012 X-detected-operating-system: by eggs.gnu.org: Windows 7 or 8 [fuzzy] X-Received-From: 104.47.36.67 Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, alistair.francis@xilinx.com, crosthwaitepeter@gmail.com, edgar.iglesias@gmail.com, afaerber@suse.de Subject: [Qemu-devel] [PATCH v2 02/16] register: Add Register API X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.14 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org Sender: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org From: Peter Crosthwaite This API provides some encapsulation of registers and factors our some common functionality to common code. Bits of device state (usually MMIO registers), often have all sorts of access restrictions and semantics associated with them. This API allow you to define what those restrictions are on a bit-by-bit basis. Helper functions are then used to access the register which observe the semantics defined by the RegisterAccessInfo struct. Some features: Bits can be marked as read_only (ro field) Bits can be marked as write-1-clear (w1c field) Bits can be marked as reserved (rsvd field) Reset values can be defined (reset) Bits can throw guest errors when written certain values (ge0, ge1) Bits can throw unimp errors when written certain values (ui0, ui1) Bits can be marked clear on read (cor) Pre and post action callbacks can be added to read and write ops Verbose debugging info can be enabled/disabled Useful for defining device register spaces in a data driven way. Cuts down on a lot of the verbosity and repetition in the switch-case blocks in the standard foo_mmio_read/write functions. Also useful for automated generation of device models from hardware design sources. Signed-off-by: Peter Crosthwaite Signed-off-by: Alistair Francis --- changed from v2: Simplified! Removed pre-read, nwx, wo Removed byte loops (Gerd Review) Made data pointer optional Added fast paths for simple registers Moved into hw/core and include/hw (Paolo Review) changed from v1: Rebranded as the "Register API" - I think thats probably what it is. Near total rewrite of implementation. De-arrayified reset (this is client/Memory APIs job). Moved out of bitops into its own file (Blue review) Added debug, the register pointer, and prefix to a struct (Blue Review) Made 64-bit to play friendlier with memory API (Blue review) Made backend storage uint8_t (MST review) Added read/write callbacks (Blue review) Added ui0, ui1 (Blue review) Moved re-purposed width (now byte width defining actual storage size) Arrayified ge0, ge1 (ui0, ui1 too) and added .reason Added wo field (not an April fools joke - this has genuine meaning here) Added we mask to write accessor hw/core/Makefile.objs | 1 + hw/core/register.c | 186 ++++++++++++++++++++++++++++++++++++++++++++++++++ include/hw/register.h | 132 +++++++++++++++++++++++++++++++++++ 3 files changed, 319 insertions(+) create mode 100644 hw/core/register.c create mode 100644 include/hw/register.h diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs index abb3560..bf95db5 100644 --- a/hw/core/Makefile.objs +++ b/hw/core/Makefile.objs @@ -14,4 +14,5 @@ common-obj-$(CONFIG_SOFTMMU) += machine.o common-obj-$(CONFIG_SOFTMMU) += null-machine.o common-obj-$(CONFIG_SOFTMMU) += loader.o common-obj-$(CONFIG_SOFTMMU) += qdev-properties-system.o +common-obj-$(CONFIG_SOFTMMU) += register.o common-obj-$(CONFIG_PLATFORM_BUS) += platform-bus.o diff --git a/hw/core/register.c b/hw/core/register.c new file mode 100644 index 0000000..02a4376 --- /dev/null +++ b/hw/core/register.c @@ -0,0 +1,186 @@ +/* + * Register Definition API + * + * Copyright (c) 2013 Xilinx Inc. + * Copyright (c) 2013 Peter Crosthwaite + * + * This work is licensed under the terms of the GNU GPL, version 2. See + * the COPYING file in the top-level directory. + */ + +#include "hw/register.h" +#include "qemu/log.h" + +static inline void register_write_log(RegisterInfo *reg, int dir, uint64_t val, + int mask, const char *msg, + const char *reason) +{ + qemu_log_mask(mask, "%s:%s bits %#" PRIx64 " %s write of %d%s%s\n", + reg->prefix, reg->access->name, val, msg, dir, + reason ? ": " : "", reason ? reason : ""); +} + +static inline void register_write_val(RegisterInfo *reg, uint64_t val) +{ + if (!reg->data) { + return; + } + switch (reg->data_size) { + case 1: + *(uint8_t *)reg->data = val; + break; + case 2: + *(uint16_t *)reg->data = val; + break; + case 4: + *(uint32_t *)reg->data = val; + break; + case 8: + *(uint64_t *)reg->data = val; + break; + default: + abort(); + } +} + +static inline uint64_t register_read_val(RegisterInfo *reg) +{ + switch (reg->data_size) { + case 1: + return *(uint8_t *)reg->data; + case 2: + return *(uint16_t *)reg->data; + case 4: + return *(uint32_t *)reg->data; + case 8: + return *(uint64_t *)reg->data; + default: + abort(); + } + return 0; /* unreachable */ +} + +void register_write(RegisterInfo *reg, uint64_t val, uint64_t we) +{ + uint64_t old_val, new_val, test, no_w_mask; + const RegisterAccessInfo *ac; + const RegisterAccessError *rae; + + assert(reg); + + ac = reg->access; + old_val = reg->data ? register_read_val(reg) : ac->reset; + if (reg->write_lite && !~we) { /* fast path!! */ + new_val = val; + goto register_write_fast; + } + + if (!ac || !ac->name) { + qemu_log_mask(LOG_GUEST_ERROR, "%s: write to undefined device state " + "(written value: %#" PRIx64 ")\n", reg->prefix, val); + return; + } + + no_w_mask = ac->ro | ac->w1c | ~we; + + if (reg->debug) { + qemu_log("%s:%s: write of value %#" PRIx64 "\n", reg->prefix, ac->name, + val); + } + + if (qemu_loglevel_mask(LOG_GUEST_ERROR)) { + test = (old_val ^ val) & ac->rsvd; + if (test) { + qemu_log_mask(LOG_GUEST_ERROR, "%s: change of value in reserved bit" + "fields: %#" PRIx64 ")\n", reg->prefix, test); + } + for (rae = ac->ge1; rae && rae->mask; rae++) { + test = val & rae->mask; + if (test) { + register_write_log(reg, 1, test, LOG_GUEST_ERROR, + "invalid", rae->reason); + } + } + for (rae = ac->ge0; rae && rae->mask; rae++) { + test = ~val & rae->mask; + if (test) { + register_write_log(reg, 0, test, LOG_GUEST_ERROR, + "invalid", rae->reason); + } + } + } + + if (qemu_loglevel_mask(LOG_UNIMP)) { + for (rae = ac->ui1; rae && rae->mask; rae++) { + test = val & rae->mask; + if (test) { + register_write_log(reg, 1, test, LOG_GUEST_ERROR, + "unimplmented", rae->reason); + } + } + for (rae = ac->ui0; rae && rae->mask; rae++) { + test = ~val & rae->mask; + if (test) { + register_write_log(reg, 0, test, LOG_GUEST_ERROR, + "unimplemented", rae->reason); + } + } + } + + new_val = (val & ~no_w_mask) | (old_val & no_w_mask); + new_val &= ~(val & ac->w1c); + + if (ac->pre_write) { + new_val = ac->pre_write(reg, new_val); + } +register_write_fast: + register_write_val(reg, new_val); + if (ac->post_write) { + ac->post_write(reg, new_val); + } +} + +uint64_t register_read(RegisterInfo *reg) +{ + uint64_t ret; + const RegisterAccessInfo *ac; + + assert(reg); + + ac = reg->access; + if (!ac || !ac->name) { + qemu_log_mask(LOG_GUEST_ERROR, "%s: read from undefined device state\n", + reg->prefix); + return 0; + } + + ret = reg->data ? register_read_val(reg) : ac->reset; + + if (!reg->read_lite) { + register_write_val(reg, ret & ~ac->cor); + } + + if (ac->post_read) { + ret = ac->post_read(reg, ret); + } + + if (!reg->read_lite) { + if (reg->debug) { + qemu_log("%s:%s: read of value %#" PRIx64 "\n", reg->prefix, + ac->name, ret); + } + } + + return ret; +} + +void register_reset(RegisterInfo *reg) +{ + assert(reg); + + if (!reg->data || !reg->access) { + return; + } + + register_write_val(reg, reg->access->reset); +} diff --git a/include/hw/register.h b/include/hw/register.h new file mode 100644 index 0000000..249f458 --- /dev/null +++ b/include/hw/register.h @@ -0,0 +1,132 @@ +/* + * Register Definition API + * + * Copyright (c) 2013 Xilinx Inc. + * Copyright (c) 2013 Peter Crosthwaite + * + * This work is licensed under the terms of the GNU GPL, version 2. See + * the COPYING file in the top-level directory. + */ + +#ifndef REGISTER_H +#define REGISTER_H + +#include "exec/memory.h" + +typedef struct RegisterInfo RegisterInfo; +typedef struct RegisterAccessInfo RegisterAccessInfo; + +/** + * A register access error message + * @mask: Bits in the register the error applies to + * @reason: Reason why this access is an error + */ + +typedef struct RegisterAccessError { + uint64_t mask; + const char *reason; +} RegisterAccessError; + +/** + * Access description for a register that is part of guest accessible device + * state. + * + * @name: String name of the register + * @ro: whether or not the bit is read-only + * @w1c: bits with the common write 1 to clear semantic. + * @reset: reset value. + * @cor: Bits that are clear on read + * @rsvd: Bits that are reserved and should not be changed + * + * @ge1: Bits that when written 1 indicate a guest error + * @ge0: Bits that when written 0 indicate a guest error + * @ui1: Bits that when written 1 indicate use of an unimplemented feature + * @ui0: Bits that when written 0 indicate use of an unimplemented feature + * + * @pre_write: Pre write callback. Passed the value that's to be written, + * immediately before the actual write. The returned value is what is written, + * giving the handler a chance to modify the written value. + * @post_write: Post write callback. Passed the written value. Most write side + * effects should be implemented here. + * + * @post_read: Post read callback. Passes the value that is about to be returned + * for a read. The return value from this function is what is ultimately read, + * allowing this function to modify the value before return to the client. + */ + +struct RegisterAccessInfo { + const char *name; + uint64_t ro; + uint64_t w1c; + uint64_t reset; + uint64_t cor; + uint64_t rsvd; + + const RegisterAccessError *ge0; + const RegisterAccessError *ge1; + const RegisterAccessError *ui0; + const RegisterAccessError *ui1; + + uint64_t (*pre_write)(RegisterInfo *reg, uint64_t val); + void (*post_write)(RegisterInfo *reg, uint64_t val); + + uint64_t (*post_read)(RegisterInfo *reg, uint64_t val); +}; + +/** + * A register that is part of guest accessible state + * @data: pointer to the register data. Will be cast + * to the relevant uint type depending on data_size. + * @data_size: Size of the register in bytes. Must be + * 1, 2, 4 or 8 + * + * @access: Access desciption of this register + * + * @debug: Whether or not verbose debug is enabled + * @prefix: String prefix for log and debug messages + * + * @opaque: Opaque data for the register + */ + +struct RegisterInfo { + void *data; + int data_size; + + const RegisterAccessInfo *access; + + bool debug; + const char *prefix; + + void *opaque; + + /*< private >*/ + + bool read_lite; + bool write_lite; +}; + +/** + * write a value to a register, subject to its restrictions + * @reg: register to write to + * @val: value to write + * @we: write enable mask + */ + +void register_write(RegisterInfo *reg, uint64_t val, uint64_t we); + +/** + * read a value from a register, subject to its restrictions + * @reg: register to read from + * returns: value read + */ + +uint64_t register_read(RegisterInfo *reg); + +/** + * reset a register + * @reg: register to reset + */ + +void register_reset(RegisterInfo *reg); + +#endif