Message ID | 20210212150256.885-21-zhiwei_liu@c-sky.com |
---|---|
State | New |
Headers | show |
Series | target/riscv: support packed extension v0.9.2 | expand |
On Fri, Feb 12, 2021 at 10:44 AM LIU Zhiwei <zhiwei_liu@c-sky.com> wrote: > > Signed-off-by: LIU Zhiwei <zhiwei_liu@c-sky.com> Acked-by: Alistair Francis <alistair.francis@wdc.com> Alistair > --- > target/riscv/helper.h | 8 +++ > target/riscv/insn32-64.decode | 4 -- > target/riscv/insn32.decode | 10 ++++ > target/riscv/insn_trans/trans_rvp.c.inc | 9 +++ > target/riscv/packed_helper.c | 75 +++++++++++++++++++++++++ > 5 files changed, 102 insertions(+), 4 deletions(-) > > diff --git a/target/riscv/helper.h b/target/riscv/helper.h > index 2511134610..7c3a0654d6 100644 > --- a/target/riscv/helper.h > +++ b/target/riscv/helper.h > @@ -1315,3 +1315,11 @@ DEF_HELPER_4(kmsda, tl, env, tl, tl, tl) > DEF_HELPER_4(kmsxda, tl, env, tl, tl, tl) > > DEF_HELPER_3(smal, i64, env, i64, tl) > + > +DEF_HELPER_3(sclip32, tl, env, tl, tl) > +DEF_HELPER_3(uclip32, tl, env, tl, tl) > +DEF_HELPER_2(clrs32, tl, env, tl) > +DEF_HELPER_2(clz32, tl, env, tl) > +DEF_HELPER_2(clo32, tl, env, tl) > +DEF_HELPER_3(pbsad, tl, env, tl, tl) > +DEF_HELPER_4(pbsada, tl, env, tl, tl, tl) > diff --git a/target/riscv/insn32-64.decode b/target/riscv/insn32-64.decode > index 8157dee8b7..1094172210 100644 > --- a/target/riscv/insn32-64.decode > +++ b/target/riscv/insn32-64.decode > @@ -19,10 +19,6 @@ > # This is concatenated with insn32.decode for risc64 targets. > # Most of the fields and formats are there. > > -%sh5 20:5 > - > -@sh5 ....... ..... ..... ... ..... ....... &shift shamt=%sh5 %rs1 %rd > - > # *** RV64I Base Instruction Set (in addition to RV32I) *** > lwu ............ ..... 110 ..... 0000011 @i > ld ............ ..... 011 ..... 0000011 @i > diff --git a/target/riscv/insn32.decode b/target/riscv/insn32.decode > index a022f660b7..12e95f9c5f 100644 > --- a/target/riscv/insn32.decode > +++ b/target/riscv/insn32.decode > @@ -25,6 +25,7 @@ > %sh10 20:10 > %sh4 20:4 > %sh3 20:3 > +%sh5 20:5 > %csr 20:12 > %rm 12:3 > %nf 29:3 !function=ex_plus_1 > @@ -64,6 +65,7 @@ > @sh ...... ...... ..... ... ..... ....... &shift shamt=%sh10 %rs1 %rd > @sh4 ...... ...... ..... ... ..... ....... &shift shamt=%sh4 %rs1 %rd > @sh3 ...... ...... ..... ... ..... ....... &shift shamt=%sh3 %rs1 %rd > +@sh5 ...... ...... ..... ... ..... ....... &shift shamt=%sh5 %rs1 %rd > @csr ............ ..... ... ..... ....... %csr %rs1 %rd > > @atom_ld ..... aq:1 rl:1 ..... ........ ..... ....... &atomic rs2=0 %rs1 %rd > @@ -783,3 +785,11 @@ kmsda 0100110 ..... ..... 001 ..... 1111111 @r > kmsxda 0100111 ..... ..... 001 ..... 1111111 @r > > smal 0101111 ..... ..... 001 ..... 1111111 @r > + > +sclip32 1110010 ..... ..... 000 ..... 1111111 @sh5 > +uclip32 1111010 ..... ..... 000 ..... 1111111 @sh5 > +clrs32 1010111 11000 ..... 000 ..... 1111111 @r2 > +clz32 1010111 11001 ..... 000 ..... 1111111 @r2 > +clo32 1010111 11011 ..... 000 ..... 1111111 @r2 > +pbsad 1111110 ..... ..... 000 ..... 1111111 @r > +pbsada 1111111 ..... ..... 000 ..... 1111111 @r > diff --git a/target/riscv/insn_trans/trans_rvp.c.inc b/target/riscv/insn_trans/trans_rvp.c.inc > index 73a26bbfbd..42656682c6 100644 > --- a/target/riscv/insn_trans/trans_rvp.c.inc > +++ b/target/riscv/insn_trans/trans_rvp.c.inc > @@ -656,3 +656,12 @@ static bool trans_##NAME(DisasContext *s, arg_r *a) \ > } > > GEN_RVP_R_D64_S64_OOL(smal); > + > +/* Partial-SIMD Miscellaneous Instructions */ > +GEN_RVP_SHIFTI(sclip32, sclip32, NULL); > +GEN_RVP_SHIFTI(uclip32, uclip32, NULL); > +GEN_RVP_R2_OOL(clrs32); > +GEN_RVP_R2_OOL(clz32); > +GEN_RVP_R2_OOL(clo32); > +GEN_RVP_R_OOL(pbsad); > +GEN_RVP_R_ACC_OOL(pbsada); > diff --git a/target/riscv/packed_helper.c b/target/riscv/packed_helper.c > index 8ad7ea8354..96e73c045b 100644 > --- a/target/riscv/packed_helper.c > +++ b/target/riscv/packed_helper.c > @@ -1978,3 +1978,78 @@ uint64_t helper_smal(CPURISCVState *env, uint64_t a, target_ulong b) > } > return result; > } > + > +/* Partial-SIMD Miscellaneous Instructions */ > +static inline void do_sclip32(CPURISCVState *env, void *vd, void *va, > + void *vb, uint8_t i) > +{ > + int32_t *d = vd, *a = va; > + uint8_t shift = *(uint8_t *)vb & 0x1f; > + > + d[i] = sat64(env, a[i], shift); > +} > + > +RVPR(sclip32, 1, 4); > + > +static inline void do_uclip32(CPURISCVState *env, void *vd, void *va, > + void *vb, uint8_t i) > +{ > + int32_t *d = vd, *a = va; > + uint8_t shift = *(uint8_t *)vb & 0x1f; > + > + if (a[i] < 0) { > + d[i] = 0; > + env->vxsat = 0x1; > + } else { > + d[i] = satu64(env, a[i], shift); > + } > +} > + > +RVPR(uclip32, 1, 4); > + > +static inline void do_clrs32(CPURISCVState *env, void *vd, void *va, uint8_t i) > +{ > + int32_t *d = vd, *a = va; > + d[i] = clrsb32(a[i]); > +} > + > +RVPR2(clrs32, 1, 4); > + > +static inline void do_clz32(CPURISCVState *env, void *vd, void *va, uint8_t i) > +{ > + int32_t *d = vd, *a = va; > + d[i] = clz32(a[i]); > +} > + > +RVPR2(clz32, 1, 4); > + > +static inline void do_clo32(CPURISCVState *env, void *vd, void *va, uint8_t i) > +{ > + int32_t *d = vd, *a = va; > + d[i] = clo32(a[i]); > +} > + > +RVPR2(clo32, 1, 4); > + > +static inline void do_pbsad(CPURISCVState *env, void *vd, void *va, > + void *vb, uint8_t i) > +{ > + target_ulong *d = vd; > + uint8_t *a = va, *b = vb; > + *d += abs(a[i] - b[i]); > +} > + > +RVPR(pbsad, 1, 1); > + > +static inline void do_pbsada(CPURISCVState *env, void *vd, void *va, > + void *vb, void *vc, uint8_t i) > +{ > + target_ulong *d = vd, *c = vc; > + uint8_t *a = va, *b = vb; > + if (i == 0) { > + *d += *c; > + } > + *d += abs(a[i] - b[i]); > +} > + > +RVPR_ACC(pbsada, 1, 1); > -- > 2.17.1 >
diff --git a/target/riscv/helper.h b/target/riscv/helper.h index 2511134610..7c3a0654d6 100644 --- a/target/riscv/helper.h +++ b/target/riscv/helper.h @@ -1315,3 +1315,11 @@ DEF_HELPER_4(kmsda, tl, env, tl, tl, tl) DEF_HELPER_4(kmsxda, tl, env, tl, tl, tl) DEF_HELPER_3(smal, i64, env, i64, tl) + +DEF_HELPER_3(sclip32, tl, env, tl, tl) +DEF_HELPER_3(uclip32, tl, env, tl, tl) +DEF_HELPER_2(clrs32, tl, env, tl) +DEF_HELPER_2(clz32, tl, env, tl) +DEF_HELPER_2(clo32, tl, env, tl) +DEF_HELPER_3(pbsad, tl, env, tl, tl) +DEF_HELPER_4(pbsada, tl, env, tl, tl, tl) diff --git a/target/riscv/insn32-64.decode b/target/riscv/insn32-64.decode index 8157dee8b7..1094172210 100644 --- a/target/riscv/insn32-64.decode +++ b/target/riscv/insn32-64.decode @@ -19,10 +19,6 @@ # This is concatenated with insn32.decode for risc64 targets. # Most of the fields and formats are there. -%sh5 20:5 - -@sh5 ....... ..... ..... ... ..... ....... &shift shamt=%sh5 %rs1 %rd - # *** RV64I Base Instruction Set (in addition to RV32I) *** lwu ............ ..... 110 ..... 0000011 @i ld ............ ..... 011 ..... 0000011 @i diff --git a/target/riscv/insn32.decode b/target/riscv/insn32.decode index a022f660b7..12e95f9c5f 100644 --- a/target/riscv/insn32.decode +++ b/target/riscv/insn32.decode @@ -25,6 +25,7 @@ %sh10 20:10 %sh4 20:4 %sh3 20:3 +%sh5 20:5 %csr 20:12 %rm 12:3 %nf 29:3 !function=ex_plus_1 @@ -64,6 +65,7 @@ @sh ...... ...... ..... ... ..... ....... &shift shamt=%sh10 %rs1 %rd @sh4 ...... ...... ..... ... ..... ....... &shift shamt=%sh4 %rs1 %rd @sh3 ...... ...... ..... ... ..... ....... &shift shamt=%sh3 %rs1 %rd +@sh5 ...... ...... ..... ... ..... ....... &shift shamt=%sh5 %rs1 %rd @csr ............ ..... ... ..... ....... %csr %rs1 %rd @atom_ld ..... aq:1 rl:1 ..... ........ ..... ....... &atomic rs2=0 %rs1 %rd @@ -783,3 +785,11 @@ kmsda 0100110 ..... ..... 001 ..... 1111111 @r kmsxda 0100111 ..... ..... 001 ..... 1111111 @r smal 0101111 ..... ..... 001 ..... 1111111 @r + +sclip32 1110010 ..... ..... 000 ..... 1111111 @sh5 +uclip32 1111010 ..... ..... 000 ..... 1111111 @sh5 +clrs32 1010111 11000 ..... 000 ..... 1111111 @r2 +clz32 1010111 11001 ..... 000 ..... 1111111 @r2 +clo32 1010111 11011 ..... 000 ..... 1111111 @r2 +pbsad 1111110 ..... ..... 000 ..... 1111111 @r +pbsada 1111111 ..... ..... 000 ..... 1111111 @r diff --git a/target/riscv/insn_trans/trans_rvp.c.inc b/target/riscv/insn_trans/trans_rvp.c.inc index 73a26bbfbd..42656682c6 100644 --- a/target/riscv/insn_trans/trans_rvp.c.inc +++ b/target/riscv/insn_trans/trans_rvp.c.inc @@ -656,3 +656,12 @@ static bool trans_##NAME(DisasContext *s, arg_r *a) \ } GEN_RVP_R_D64_S64_OOL(smal); + +/* Partial-SIMD Miscellaneous Instructions */ +GEN_RVP_SHIFTI(sclip32, sclip32, NULL); +GEN_RVP_SHIFTI(uclip32, uclip32, NULL); +GEN_RVP_R2_OOL(clrs32); +GEN_RVP_R2_OOL(clz32); +GEN_RVP_R2_OOL(clo32); +GEN_RVP_R_OOL(pbsad); +GEN_RVP_R_ACC_OOL(pbsada); diff --git a/target/riscv/packed_helper.c b/target/riscv/packed_helper.c index 8ad7ea8354..96e73c045b 100644 --- a/target/riscv/packed_helper.c +++ b/target/riscv/packed_helper.c @@ -1978,3 +1978,78 @@ uint64_t helper_smal(CPURISCVState *env, uint64_t a, target_ulong b) } return result; } + +/* Partial-SIMD Miscellaneous Instructions */ +static inline void do_sclip32(CPURISCVState *env, void *vd, void *va, + void *vb, uint8_t i) +{ + int32_t *d = vd, *a = va; + uint8_t shift = *(uint8_t *)vb & 0x1f; + + d[i] = sat64(env, a[i], shift); +} + +RVPR(sclip32, 1, 4); + +static inline void do_uclip32(CPURISCVState *env, void *vd, void *va, + void *vb, uint8_t i) +{ + int32_t *d = vd, *a = va; + uint8_t shift = *(uint8_t *)vb & 0x1f; + + if (a[i] < 0) { + d[i] = 0; + env->vxsat = 0x1; + } else { + d[i] = satu64(env, a[i], shift); + } +} + +RVPR(uclip32, 1, 4); + +static inline void do_clrs32(CPURISCVState *env, void *vd, void *va, uint8_t i) +{ + int32_t *d = vd, *a = va; + d[i] = clrsb32(a[i]); +} + +RVPR2(clrs32, 1, 4); + +static inline void do_clz32(CPURISCVState *env, void *vd, void *va, uint8_t i) +{ + int32_t *d = vd, *a = va; + d[i] = clz32(a[i]); +} + +RVPR2(clz32, 1, 4); + +static inline void do_clo32(CPURISCVState *env, void *vd, void *va, uint8_t i) +{ + int32_t *d = vd, *a = va; + d[i] = clo32(a[i]); +} + +RVPR2(clo32, 1, 4); + +static inline void do_pbsad(CPURISCVState *env, void *vd, void *va, + void *vb, uint8_t i) +{ + target_ulong *d = vd; + uint8_t *a = va, *b = vb; + *d += abs(a[i] - b[i]); +} + +RVPR(pbsad, 1, 1); + +static inline void do_pbsada(CPURISCVState *env, void *vd, void *va, + void *vb, void *vc, uint8_t i) +{ + target_ulong *d = vd, *c = vc; + uint8_t *a = va, *b = vb; + if (i == 0) { + *d += *c; + } + *d += abs(a[i] - b[i]); +} + +RVPR_ACC(pbsada, 1, 1);
Signed-off-by: LIU Zhiwei <zhiwei_liu@c-sky.com> --- target/riscv/helper.h | 8 +++ target/riscv/insn32-64.decode | 4 -- target/riscv/insn32.decode | 10 ++++ target/riscv/insn_trans/trans_rvp.c.inc | 9 +++ target/riscv/packed_helper.c | 75 +++++++++++++++++++++++++ 5 files changed, 102 insertions(+), 4 deletions(-)