From patchwork Tue Feb 26 12:23:16 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Mateja Marjanovic X-Patchwork-Id: 1048309 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Authentication-Results: ozlabs.org; spf=pass (mailfrom) smtp.mailfrom=nongnu.org (client-ip=209.51.188.17; helo=lists.gnu.org; envelope-from=qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org; receiver=) Authentication-Results: ozlabs.org; dmarc=none (p=none dis=none) header.from=rt-rk.com Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) (using TLSv1 with cipher DHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) by ozlabs.org (Postfix) with ESMTPS id 447yk72p3Gz9s5c for ; Tue, 26 Feb 2019 23:27:11 +1100 (AEDT) Received: from localhost ([127.0.0.1]:54128 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1gybpF-00017h-9e for incoming@patchwork.ozlabs.org; Tue, 26 Feb 2019 07:27:09 -0500 Received: from eggs.gnu.org ([209.51.188.92]:57124) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1gyblw-0007D0-39 for qemu-devel@nongnu.org; Tue, 26 Feb 2019 07:23:45 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1gyblv-00073z-0A for qemu-devel@nongnu.org; Tue, 26 Feb 2019 07:23:44 -0500 Received: from mx2.rt-rk.com ([89.216.37.149]:47712 helo=mail.rt-rk.com) by eggs.gnu.org with esmtps (TLS1.0:DHE_RSA_AES_256_CBC_SHA1:32) (Exim 4.71) (envelope-from ) id 1gyblu-00071z-JE for qemu-devel@nongnu.org; Tue, 26 Feb 2019 07:23:42 -0500 Received: from localhost (localhost [127.0.0.1]) by mail.rt-rk.com (Postfix) with ESMTP id B175D1A21E8; Tue, 26 Feb 2019 13:23:25 +0100 (CET) X-Virus-Scanned: amavisd-new at rt-rk.com Received: from rtrkw310-lin.domain.local (rtrkw310-lin.domain.local [10.10.13.57]) by mail.rt-rk.com (Postfix) with ESMTPSA id 6E0561A224F; Tue, 26 Feb 2019 13:23:25 +0100 (CET) From: Mateja Marjanovic To: qemu-devel@nongnu.org Date: Tue, 26 Feb 2019 13:23:16 +0100 Message-Id: <1551183797-13570-6-git-send-email-mateja.marjanovic@rt-rk.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1551183797-13570-1-git-send-email-mateja.marjanovic@rt-rk.com> References: <1551183797-13570-1-git-send-email-mateja.marjanovic@rt-rk.com> X-detected-operating-system: by eggs.gnu.org: GNU/Linux 3.x X-Received-From: 89.216.37.149 Subject: [Qemu-devel] [PATCH v2 5/6] target/mips: Add emulation of MMI instruction PEXCH X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: arikalo@wavecomp.com, amarkovic@wavecomp.com, aurelien@aurel32.net Errors-To: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org Sender: "Qemu-devel" From: Mateja Marjanovic Add emulation of MMI instruction PEXCH. The emulation is implemented using TCG front end operations directly to achieve better performance. Signed-off-by: Mateja Marjanovic --- target/mips/translate.c | 97 ++++++++++++++++++++++++++++++++++++++++++++++++- 1 file changed, 96 insertions(+), 1 deletion(-) diff --git a/target/mips/translate.c b/target/mips/translate.c index dd90178..66cea86 100644 --- a/target/mips/translate.c +++ b/target/mips/translate.c @@ -24488,6 +24488,99 @@ static void gen_mmi_pcpyud(DisasContext *ctx) } } +/* + * PEXCH rd, rt + * + * Parallel Exchange Center Halfword + * + * 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 + * +-----------+---------+---------+---------+---------+-----------+ + * | MMI |0 0 0 0 0| rt | rd | PEXCH | MMI3 | + * +-----------+---------+---------+---------+---------+-----------+ + */ +static void gen_mmi_pexch(DisasContext *ctx) +{ + uint32_t pd, rt, rd; + uint32_t opcode; + + opcode = ctx->opcode; + + pd = extract32(opcode, 21, 5); + rt = extract32(opcode, 16, 5); + rd = extract32(opcode, 11, 5); + + if (unlikely(pd != 0)) { + generate_exception_end(ctx, EXCP_RI); + } else if (rd == 0) { + /* nop */ + } else if (rt == 0) { + tcg_gen_movi_i64(cpu_gpr[rd], 0); + tcg_gen_movi_i64(cpu_mmr[rd], 0); + } else if (rd == rt) { + TCGv_i64 t0 = tcg_temp_new(); + TCGv_i64 t1 = tcg_temp_new(); + uint64_t mask0 = (1ULL << 16) - 1; + uint64_t mask1 = mask0 << 16; + uint64_t mask2 = mask1 << 16; + uint64_t mask3 = (mask2 << 16) | mask0; + + tcg_gen_andi_i64(t0, cpu_gpr[rt], mask1); + tcg_gen_shli_i64(t0, t0, 16); + tcg_gen_andi_i64(t1, cpu_gpr[rt], mask2); + tcg_gen_shri_i64(t1, t1, 16); + + tcg_gen_andi_i64(cpu_gpr[rt], cpu_gpr[rt], mask3); + tcg_gen_or_i64(cpu_gpr[rd], cpu_gpr[rd], t0); + tcg_gen_or_i64(cpu_gpr[rd], cpu_gpr[rd], t1); + + tcg_gen_andi_i64(t0, cpu_mmr[rt], mask1); + tcg_gen_shli_i64(t0, t0, 16); + tcg_gen_andi_i64(t1, cpu_mmr[rt], mask2); + tcg_gen_shri_i64(t1, t1, 16); + + tcg_gen_andi_i64(cpu_mmr[rt], cpu_mmr[rt], mask3); + tcg_gen_or_i64(cpu_mmr[rd], cpu_mmr[rd], t0); + tcg_gen_or_i64(cpu_mmr[rd], cpu_mmr[rd], t1); + + tcg_temp_free(t0); + tcg_temp_free(t1); + } else { + TCGv_i64 t0 = tcg_temp_new(); + TCGv_i64 t1 = tcg_temp_new(); + uint64_t mask0 = (1ULL << 16) - 1; + uint64_t mask1 = mask0 << 16; + uint64_t mask2 = mask1 << 16; + uint64_t mask3 = mask2 << 16; + + tcg_gen_andi_i64(t0, cpu_gpr[rt], mask3); + tcg_gen_andi_i64(t1, cpu_gpr[rt], mask2); + tcg_gen_shri_i64(t1, t1, 16); + tcg_gen_or_i64(t0, t0, t1); + tcg_gen_andi_i64(t1, cpu_gpr[rt], mask1); + tcg_gen_shli_i64(t1, t1, 16); + tcg_gen_or_i64(t0, t0, t1); + tcg_gen_andi_i64(t1, cpu_gpr[rt], mask0); + tcg_gen_or_i64(t0, t0, t1); + + tcg_gen_mov_i64(cpu_gpr[rd], t0); + + tcg_gen_andi_i64(t0, cpu_mmr[rt], mask3); + tcg_gen_andi_i64(t1, cpu_mmr[rt], mask2); + tcg_gen_shri_i64(t1, t1, 16); + tcg_gen_or_i64(t0, t0, t1); + tcg_gen_andi_i64(t1, cpu_mmr[rt], mask1); + tcg_gen_shli_i64(t1, t1, 16); + tcg_gen_or_i64(t0, t0, t1); + tcg_gen_andi_i64(t1, cpu_mmr[rt], mask0); + tcg_gen_or_i64(t0, t0, t1); + + tcg_gen_mov_i64(cpu_mmr[rd], t0); + + tcg_temp_free(t0); + tcg_temp_free(t1); + } +} + #endif @@ -27540,7 +27633,6 @@ static void decode_mmi3(CPUMIPSState *env, DisasContext *ctx) case MMI_OPC_3_PDIVUW: /* TODO: MMI_OPC_3_PDIVUW */ case MMI_OPC_3_POR: /* TODO: MMI_OPC_3_POR */ case MMI_OPC_3_PNOR: /* TODO: MMI_OPC_3_PNOR */ - case MMI_OPC_3_PEXCH: /* TODO: MMI_OPC_3_PEXCH */ case MMI_OPC_3_PEXCW: /* TODO: MMI_OPC_3_PEXCW */ generate_exception_end(ctx, EXCP_RI); /* TODO: MMI_OPC_CLASS_MMI3 */ break; @@ -27550,6 +27642,9 @@ static void decode_mmi3(CPUMIPSState *env, DisasContext *ctx) case MMI_OPC_3_PCPYUD: gen_mmi_pcpyud(ctx); break; + case MMI_OPC_3_PEXCH: + gen_mmi_pexch(ctx); + break; default: MIPS_INVAL("TX79 MMI class MMI3"); generate_exception_end(ctx, EXCP_RI);