From patchwork Sat Sep 14 21:54:36 2013 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Henderson X-Patchwork-Id: 274971 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Received: from lists.gnu.org (lists.gnu.org [IPv6:2001:4830:134:3::11]) (using TLSv1 with cipher AES256-SHA (256/256 bits)) (Client did not present a certificate) by ozlabs.org (Postfix) with ESMTPS id 06DE92C013A for ; Sun, 15 Sep 2013 08:07:23 +1000 (EST) Received: from localhost ([::1]:54760 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1VKxzs-0001xP-MM for incoming@patchwork.ozlabs.org; Sat, 14 Sep 2013 18:07:20 -0400 Received: from eggs.gnu.org ([2001:4830:134:3::10]:34684) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1VKxoQ-0001en-BI for qemu-devel@nongnu.org; Sat, 14 Sep 2013 17:55:36 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1VKxoK-00047l-77 for qemu-devel@nongnu.org; Sat, 14 Sep 2013 17:55:30 -0400 Received: from mail-pa0-x232.google.com ([2607:f8b0:400e:c03::232]:53112) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1VKxoJ-00047f-VM for qemu-devel@nongnu.org; Sat, 14 Sep 2013 17:55:24 -0400 Received: by mail-pa0-f50.google.com with SMTP id fb10so3917177pad.9 for ; Sat, 14 Sep 2013 14:55:23 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20120113; h=sender:from:to:cc:subject:date:message-id:in-reply-to:references; bh=nb+fr+ZMogbeb/cYRQXZ+FULna9DSLiZIU8IltUkdWE=; b=FOcW07nhvLFd7dzfJXHcP5aS33g84XZFOqUolyOLIcVVlb1O2J0WO0/ZmZme/rpMJj ExCco4tKR/hh0xFD8EXkIlla2NNnibMu2lMNHSqYXIxToFcLb255ZBKW1TUrcRu4PQD3 5XfP9bCxSPpVn+0HV2ba2QPXynVKzlcj0o6Dx/jd0tuiocPnZprjhjdIx8ouvgFDO/0Y ZPO37YD6xu7YmwkNWrOB5WEaQdp2cioB683zxv7+Tq3Ua4QvsNK6Br3O7+SQ4HaLseV0 jVffNMdaHL24xTY6b8bf8CIq7wy7iVTXbm4I/mIr3dsVGLwpewTtWBKfGawJ9o/3x+B2 tmZA== X-Received: by 10.68.196.2 with SMTP id ii2mr20924762pbc.86.1379195723069; Sat, 14 Sep 2013 14:55:23 -0700 (PDT) Received: from pebble.twiddle.net (50-194-63-110-static.hfc.comcastbusiness.net. [50.194.63.110]) by mx.google.com with ESMTPSA id gg10sm20458962pbc.46.1969.12.31.16.00.00 (version=TLSv1.2 cipher=RC4-SHA bits=128/128); Sat, 14 Sep 2013 14:55:22 -0700 (PDT) From: Richard Henderson To: qemu-devel@nongnu.org Date: Sat, 14 Sep 2013 14:54:36 -0700 Message-Id: <1379195690-6509-20-git-send-email-rth@twiddle.net> X-Mailer: git-send-email 1.8.3.1 In-Reply-To: <1379195690-6509-1-git-send-email-rth@twiddle.net> References: <1379195690-6509-1-git-send-email-rth@twiddle.net> X-detected-operating-system: by eggs.gnu.org: Error: Malformed IPv6 address (bad octet value). X-Received-From: 2607:f8b0:400e:c03::232 Cc: peter.maydell@linaro.org, claudio.fontana@gmail.com Subject: [Qemu-devel] [PATCH v4 19/33] tcg-aarch64: Support muluh, mulsh X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.14 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org Sender: qemu-devel-bounces+incoming=patchwork.ozlabs.org@nongnu.org Signed-off-by: Richard Henderson --- tcg/aarch64/tcg-target.c | 12 ++++++++++++ tcg/aarch64/tcg-target.h | 4 ++-- 2 files changed, 14 insertions(+), 2 deletions(-) diff --git a/tcg/aarch64/tcg-target.c b/tcg/aarch64/tcg-target.c index bc1ca84..b7f7fa5 100644 --- a/tcg/aarch64/tcg-target.c +++ b/tcg/aarch64/tcg-target.c @@ -300,6 +300,8 @@ typedef enum { INSN_LSRV = 0x1ac02400, INSN_ASRV = 0x1ac02800, INSN_RORV = 0x1ac02c00, + INSN_SMULH = 0x9b407c00, + INSN_UMULH = 0x9bc07c00, /* Bitfield instructions */ INSN_BFM = 0x33000000, @@ -1597,6 +1599,13 @@ static void tcg_out_op(TCGContext *s, TCGOpcode opc, args[5], const_args[4], const_args[5], c2); break; + case INDEX_op_muluh_i64: + tcg_fmt_Rdnm(s, INSN_UMULH, 1, a0, a1, a2); + break; + case INDEX_op_mulsh_i64: + tcg_fmt_Rdnm(s, INSN_SMULH, 1, a0, a1, a2); + break; + case INDEX_op_mov_i64: case INDEX_op_mov_i32: case INDEX_op_movi_i64: @@ -1724,6 +1733,9 @@ static const TCGTargetOpDef aarch64_op_defs[] = { { INDEX_op_sub2_i32, { "r", "r", "rZ", "rZ", "rwA", "rwMZ" } }, { INDEX_op_sub2_i64, { "r", "r", "rZ", "rZ", "rA", "rMZ" } }, + { INDEX_op_muluh_i64, { "r", "r", "r" } }, + { INDEX_op_mulsh_i64, { "r", "r", "r" } }, + { -1 }, }; diff --git a/tcg/aarch64/tcg-target.h b/tcg/aarch64/tcg-target.h index f311954..52c6c23 100644 --- a/tcg/aarch64/tcg-target.h +++ b/tcg/aarch64/tcg-target.h @@ -89,8 +89,8 @@ typedef enum { #define TCG_TARGET_HAS_sub2_i64 1 #define TCG_TARGET_HAS_mulu2_i64 0 #define TCG_TARGET_HAS_muls2_i64 0 -#define TCG_TARGET_HAS_muluh_i64 0 -#define TCG_TARGET_HAS_mulsh_i64 0 +#define TCG_TARGET_HAS_muluh_i64 1 +#define TCG_TARGET_HAS_mulsh_i64 1 enum { TCG_AREG0 = TCG_REG_X19,